Chandramouli V. Kashyap

According to our database1, Chandramouli V. Kashyap authored at least 27 papers between 2000 and 2021.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2021
DNN-Opt: An RL Inspired Optimization for Analog Circuit Sizing using Deep Neural Networks.
Proceedings of the 58th ACM/IEEE Design Automation Conference, 2021

2020
MLParest: Machine Learning based Parasitic Estimation for Custom Circuit Design.
Proceedings of the 57th ACM/IEEE Design Automation Conference, 2020

2016
Guest Editors' Introduction Challenges and Opportunities in Analog/Mixed-Signal CAD.
IEEE Des. Test, 2016

2010
Pessimism Reduction in Coupling-Aware Static Timing Analysis Using Timing and Logic Filtering.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2010

2009
Quantifying robustness metrics in parameterized static timing analysis.
Proceedings of the 2009 International Conference on Computer-Aided Design, 2009

2008
Silicon feedback to improve frequency of high-performance microprocessors: an overview.
Proceedings of the 2008 International Conference on Computer-Aided Design, 2008

A "true" electrical cell model for timing, noise, and power grid verification.
Proceedings of the 45th Design Automation Conference, 2008

A framework for block-based timing sensitivity analysis.
Proceedings of the 45th Design Automation Conference, 2008

2007
A nonlinear cell macromodel for digital applications.
Proceedings of the 2007 International Conference on Computer-Aided Design, 2007

Silicon Speedpath Measurement and Feedback into EDA flows.
Proceedings of the 44th Design Automation Conference, 2007

2006
Fast Interconnect and Gate Timing Analysis for Performance Optimization.
IEEE Trans. Very Large Scale Integr. Syst., 2006

A multi-port current source model for multiple-input switching effects in CMOS library cells.
Proceedings of the 43rd Design Automation Conference, 2006

2005
A noise-driven effective capacitance method with fast embedded noise rule calculation for functional noise analysis.
Proceedings of the 42nd Design Automation Conference, 2005

2004
A delay metric for RC circuits based on the Weibull distribution.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2004

Closed-form expressions for extending step delay and slew metrics to ramp inputs for RC trees.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2004

Closed-form delay and slew metrics made easy.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2004

Simultaneous driver sizing and buffer insertion using a delay penalty estimation technique.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2004

2003
Closed form expressions for extending step delay and slew metrics to ramp inputs.
Proceedings of the 2003 International Symposium on Physical Design, 2003

Realizable reduction of RLC circuits using node elimination.
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003

Block-based Static Timing Analysis with Uncertainty.
Proceedings of the 2003 International Conference on Computer-Aided Design, 2003

Delay and slew metrics using the lognormal distribution.
Proceedings of the 40th Design Automation Conference, 2003

2002
PERI: a technique for extending delay and slew metrics to ramp inputs.
Proceedings of the 8th ACM/IEEE International Workshop on Timing Issues in the Specification and Synthesis of Digital Systems, 2002

Performance analysis of deep sub micron VLSI circuits in the presence of self and mutual inductance.
Proceedings of the 2002 International Symposium on Circuits and Systems, 2002

2001
RC delay metrics for performance optimization.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2001

2000
A two moment RC delay metric for performance optimization.
Proceedings of the 2000 International Symposium on Physical Design, 2000

An "Effective" Capacitance Based Delay Metric for RC Interconnect.
Proceedings of the 2000 IEEE/ACM International Conference on Computer-Aided Design, 2000

A realizable driving point model for on-chip interconnect with inductance.
Proceedings of the 37th Conference on Design Automation, 2000


  Loading...