Guoliang Li

Orcid: 0000-0001-8334-0446

Affiliations:
  • Vastai Technologies, Shanghai, China
  • Advanced Micro Devices Corporation, Shanghai, China (former)


According to our database1, Guoliang Li authored at least 9 papers between 2012 and 2021.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

Online presence:

On csauthors.net:

Bibliography

2021
Access-Time Minimization for the IJTAG Network Using Data Broadcast and Hardware Parallelism.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2021

2018
Broadcast-based minimization of the overall access time for the IEEE 1687 network.
Proceedings of the 36th IEEE VLSI Test Symposium, 2018

Access-Time Minimization in the IEEE 1687 Network Using Broadcast and Hardware Parallelism.
Proceedings of the IEEE International Test Conference, 2018

Industrial Case Studies of SoC Test Scheduling Optimization by Selecting Appropriate EDT Architectures.
Proceedings of the IEEE International Test Conference in Asia, 2018

2017
ExTest Scheduling and Optimization for 2.5-D SoCs With Wrapped Tiles.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2017

2015
ExTest scheduling for 2.5D system-on-chip integrated circuits.
Proceedings of the 33rd IEEE VLSI Test Symposium, 2015

Hybrid Hierarchical and Modular Tests for SoC Designs.
Proceedings of the 24th IEEE North Atlantic Test Workshop, 2015

2013
Scan Test Data Volume Reduction for SoC Designs in EDT Environment.
Proceedings of the 22nd Asian Test Symposium, 2013

2012
Multi-level EDT to Reduce Scan Channels in SoC Designs.
Proceedings of the 21st IEEE Asian Test Symposium, 2012


  Loading...