Jian Luo

Orcid: 0000-0001-6738-7199

Affiliations:
  • University of Electronic Science and Technology of China, The State Key Laboratory of Electronic Thin Films and Integrated Devices, Chengdu, China


According to our database1, Jian Luo authored at least 7 papers between 2018 and 2020.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of five.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

Online presence:

On csauthors.net:

Bibliography

2020
A Low Voltage and Low Power 10-bit Non-Binary 2b/Cycle Time and Voltage Based SAR ADC.
IEEE Trans. Circuits Syst. I Fundam. Theory Appl., 2020

2019
A Bandwidth Mismatch Optimization Technique in Time-Interleaved Analog-to-Digital Converters.
J. Circuits Syst. Comput., 2019

A Full-Band Timing Mismatch Calibration Technique in Time-Interleaved ADCs.
J. Circuits Syst. Comput., 2019

A Low Voltage 10-Bit Non-Binary 2B/Cycle Time and Voltage Based SAR ADC.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2019

2018
A 0.9-V 12-bit 100-MS/s 14.6-fJ/Conversion-Step SAR ADC in 40-nm CMOS.
IEEE Trans. Very Large Scale Integr. Syst., 2018

The Effects of Comparator Dynamic Capacitor Mismatch in SAR ADC and Correction.
IEEE Access, 2018

A Supply Noise Compensation Circuit for Clock Buffers to Reduce Timing Jitter.
Proceedings of the 2018 IEEE Asia Pacific Conference on Circuits and Systems, 2018


  Loading...