Jianfei Jiang

Orcid: 0000-0002-5521-6197

Affiliations:
  • Shanghai Jiao Tong University, Department of Microelectronics, China (PhD 2017)


According to our database1, Jianfei Jiang authored at least 53 papers between 2011 and 2024.

Collaborative distances:

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

Online presence:

On csauthors.net:

Bibliography

2024
DeltaGNN: Accelerating Graph Neural Networks on Dynamic Graphs With Delta Updating.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., April, 2024

3A-ReRAM: Adaptive Activation Accumulation in ReRAM-Based CNN Accelerator.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., January, 2024

2023
A Reschedulable Dataflow-SIMD Execution for Increased Utilization in CGRA Cross-Domain Acceleration.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., March, 2023

Exploiting bit sparsity in both activation and weight in neural networks accelerators.
Integr., 2023

RTMDet-R2: An Improved Real-Time Rotated Object Detector.
Proceedings of the Pattern Recognition and Computer Vision - 6th Chinese Conference, 2023

A Hierarchical Communication Algorithm for Distributed Deep Learning Training.
Proceedings of the 66th IEEE International Midwest Symposium on Circuits and Systems, 2023

ACET: An Adaptive Clock Scheme Exploiting Comprehensive Timing Slack for Reconfigurable Processors.
Proceedings of the 41st IEEE International Conference on Computer Design, 2023

Pipeline Balancing for Integrated Mapping in High Performance Spatial Programmable Architecture.
Proceedings of the 33rd International Conference on Field-Programmable Logic and Applications, 2023

An Efficient near-Bank Processing Architecture for Personalized Recommendation System.
Proceedings of the 28th Asia and South Pacific Design Automation Conference, 2023

MUG5: Modeling of Universal Chiplet Interconnect Express (UCIe) Standard Based on gem5.
Proceedings of the 15th IEEE International Conference on ASIC, 2023

An NoC-based CNN Accelerator for Edge Computing.
Proceedings of the 15th IEEE International Conference on ASIC, 2023

High-Performance Genomic Analysis Heterogeneous System Using OpenCL.
Proceedings of the 15th IEEE International Conference on ASIC, 2023

ReMap: Reorder Mapping for Multi-level Uneven Distribution on Sparse ReRAM Accelerator.
Proceedings of the 15th IEEE International Conference on ASIC, 2023

2022
An Efficient CNN Accelerator Using Inter-Frame Data Reuse of Videos on FPGAs.
IEEE Trans. Very Large Scale Integr. Syst., 2022

A Novel Architecture Design for Output Significance Aligned Flow with Adaptive Control in ReRAM-based Neural Network Accelerator.
ACM Trans. Design Autom. Electr. Syst., 2022

A CPU-FPGA Heterogeneous Acceleration System for Scene Text Detection Network.
IEEE Trans. Circuits Syst. II Express Briefs, 2022

A Universal RRAM-Based DNN Accelerator With Programmable Crossbars Beyond MVM Operator.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2022

A Low Coupling and Lightweight Algorithm for Ship Detection in Optical Remote Sensing Images.
IEEE Geosci. Remote. Sens. Lett., 2022

Boosting ReRAM-based DNN by Row Activation Oversubscription.
Proceedings of the 27th Asia and South Pacific Design Automation Conference, 2022

2021
Fast FPGA-Based Emulation for ReRAM-Enabled Deep Neural Network Accelerator.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2021

Subgraph Decoupling and Rescheduling for Increased Utilization in CGRA Architecture.
Proceedings of the Design, Automation & Test in Europe Conference & Exhibition, 2021

Reducing Memory Access Conflicts with Loop Transformation and Data Reuse on Coarse-grained Reconfigurable Architecture.
Proceedings of the Design, Automation & Test in Europe Conference & Exhibition, 2021

A Mapping Method for Reconfigurable Array based on Decoupled DataFlow.
Proceedings of the 7th IEEE International Conference on Big Data Security on Cloud, 2021

A CPU-FPGA Based Heterogeneous Accelerator for RepVGG.
Proceedings of the 14th IEEE International Conference on ASIC, 2021

2020
An Efficient Massive MIMO Detector Based on Second-Order Richardson Iteration: From Algorithm to Flexible Architecture.
IEEE Trans. Circuits Syst., 2020

Priority Branches for Ship Detection in Optical Remote Sensing Images.
Remote. Sens., 2020

Decoupling the Multi-Rate Dataflow Execution in Coarse-Grained Reconfigurable Array.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2020

Frequency Attention Network: Blind Noise Removal for Real Images.
Proceedings of the Computer Vision - ACCV 2020 - 15th Asian Conference on Computer Vision, Kyoto, Japan, November 30, 2020

2019
A New Cellular-Based Redundant TSV Structure for Clustered Faults.
IEEE Trans. Very Large Scale Integr. Syst., 2019

A Novel Resistive Memory-based Process-in-memory Architecture for Efficient Logic and Add Operations.
ACM Trans. Design Autom. Electr. Syst., 2019

A Rapid Scrubbing Technique for SEU Mitigation on SRAM-Based FPGAs.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2019

A New Approximate Multiplier Design for Digital Signal Processing.
Proceedings of the 13th IEEE International Conference on ASIC, 2019

Deploying and Optimizing Convolutional Neural Networks on Heterogeneous Architecture.
Proceedings of the 13th IEEE International Conference on ASIC, 2019

2017
Dynamic data split: A crosstalk suppression scheme in TSV-based 3D IC.
Integr., 2017

A 0.33 V 2.5 μW cross-point data-aware write structure, read-half-select disturb-free sub-threshold SRAM in 130 nm CMOS.
Integr., 2017

A 0.2V 2.3pJ/Cycle 28dB output SNR hybrid Markov random field probabilistic-based circuit for noise immunity and energy efficiency.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2017

An on-chip circuit for timing measurement of SRAM IP.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

A metastability-based true random number generator on FPGA.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

2016
Parallel SER analysis for combinational and sequential standard cell circuits.
Microelectron. J., 2016

Delay Analysis and Design Optimization for Low-Swing RC-Limited Global Interconnects.
J. Circuits Syst. Comput., 2016

2015
Design and Implementation of Flexible Dual-Mode Soft-Output MIMO Detector With Channel Preprocessing.
IEEE Trans. Circuits Syst. I Regul. Pap., 2015

Design optimization for capacitive-resistively driven on-chip global interconnect.
IEICE Electron. Express, 2015

A contactless testing methodology for pre-bond interposer.
Proceedings of the IEEE 58th International Midwest Symposium on Circuits and Systems, 2015

Redundancy based Interconnect Duplication to Mitigate Soft Errors in SRAM-based FPGAs.
Proceedings of the IEEE/ACM International Conference on Computer-Aided Design, 2015

A crosstalk avoidance scheme based on re-layout of signal TSV.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

2013
Modeling and analysis of signal transmission with Through Silicon Via (TSV) noise coupling.
Proceedings of the 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013), 2013

Design of a high voltage stimulator chip for a stroke rehabilitation system.
Proceedings of the 35th Annual International Conference of the IEEE Engineering in Medicine and Biology Society, 2013

2012
A pre-emphasis circuit design for high speed on-chip global interconnect.
Proceedings of the 2012 IEEE International Symposium on Circuits and Systems, 2012

Pareto Optimal Temporal Partition Methodology for Reconfigurable Architectures Based on Multi-objective Genetic Algorithm.
Proceedings of the 26th IEEE International Parallel and Distributed Processing Symposium Workshops & PhD Forum, 2012

2011
A clock-less transceiver for global interconnect.
Proceedings of the IEEE/IFIP 19th International Conference on VLSI and System-on-Chip, 2011

A novel low power 64-kb SRAM using bit-lines charge-recycling and non-uniform cell scheme.
Proceedings of the 18th IEEE International Conference on Electronics, Circuits and Systems, 2011

An efficient 90nm technology-node GHz transceiver of on-chip global interconnect.
Proceedings of the 2011 IEEE 9th International Conference on ASIC, 2011

A new asynchronous delay-insensitive link based on a 1-of-4 LETS code.
Proceedings of the 2011 IEEE 9th International Conference on ASIC, 2011


  Loading...