John A. Fifield

According to our database1, John A. Fifield authored at least 4 papers between 2005 and 2018.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2018
14NM FinFET 1.5MB Embedded High-K Charge Trap Transistor One Time Programmable Memory Using Dynamic Adaptive Programming.
Proceedings of the 2018 IEEE Symposium on VLSI Circuits, 2018

2010
A 45nm SOI compiled embedded DRAM with random cycle times down to 1.3ns.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2010

2007
A 1.0GHz multi-banked embedded DRAM in 65nm CMOS featuring concurrent refresh and hierarchical BIST.
Proceedings of the IEEE 2007 Custom Integrated Circuits Conference, 2007

2005
A 500-MHz multi-banked compilable DRAM macro with direct write and programmable pipelining.
IEEE J. Solid State Circuits, 2005


  Loading...