Po-Han Wang

Affiliations:
  • National Taiwan University, Department of Computer Science and Information Engineering, Taipei, Taiwan


According to our database1, Po-Han Wang authored at least 10 papers between 2009 and 2018.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2018
Active forwarding: eliminate IOMMU address translation for accelerator-rich architectures.
Proceedings of the 55th Annual Design Automation Conference, 2018

2017
Improving GPGPU Performance via Cache Locality Aware Thread Block Scheduling.
IEEE Comput. Archit. Lett., 2017

Analyzing OpenCL 2.0 workloads using a heterogeneous CPU-GPU simulator.
Proceedings of the 2017 IEEE International Symposium on Performance Analysis of Systems and Software, 2017

Enabling fast preemption via Dual-Kernel support on GPUs.
Proceedings of the 22nd Asia and South Pacific Design Automation Conference, 2017

2016
Latency sensitivity-based cache partitioning for heterogeneous multi-core architecture.
Proceedings of the 53rd Annual Design Automation Conference, 2016

2014
Full system simulation framework for integrated CPU/GPU architecture.
Proceedings of the Technical Papers of 2014 International Symposium on VLSI Design, 2014

2012
A cycle-level SIMT-GPU simulation framework.
Proceedings of the 2012 IEEE International Symposium on Performance Analysis of Systems & Software, 2012

2011
Power gating strategies on GPUs.
ACM Trans. Archit. Code Optim., 2011

2010
PM-COSYN: PE and memory co-synthesis for MPSoCs.
Proceedings of the Design, Automation and Test in Europe, 2010

2009
A Predictive Shutdown Technique for GPU Shader Processors.
IEEE Comput. Archit. Lett., 2009


  Loading...