Longhao Kuang

Orcid: 0009-0003-6296-1106

According to our database1, Longhao Kuang authored at least 6 papers between 2024 and 2025.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of five.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2025
An Ultra-Low-Voltage Bias-Current-Free Fractional-N Hybrid PLL With Voltage-Mode Phase Detection and Interpolation.
IEEE J. Solid State Circuits, January, 2025

A 1.8Gb/s 8GHz PSK-UWB Transceiver with Extended PPM/PWM Modulation and Embedded Carrier Spreading.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2025

A 0.5V 0.55mm<sup>2</sup> Bias-Current-Free BLE Transceiver with 1-Bit Delay-Based Demodulation for Energy-Harvesting IoT applications.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2025

2024
14.7 A 0.45V 0.72mW 2.4GHz Bias-Current-Free Fractional-N Hybrid PLL Using a Voltage-Mode Phase Interpolator in 28nm CMOS.
Proceedings of the IEEE International Solid-State Circuits Conference, 2024

A 3.4 mW ± 0.45 dB-Gain-Variation 6-10GHz Low-Noise Amplifier with Embedded Capacitive Feedback and RC Extension Network for Gb/s UWB Receivers.
Proceedings of the IEEE International Conference on Integrated Circuits, 2024

A 0.6V Fully-Integrated BLE Transmitter in 65nm CMOS Using a Common-Mode-Ripple-Cancelled Hybrid PLL and a Duty-Cycle-Controlled Class-E/F2 PA Achieving 25% System Efficiency at 0dBm.
Proceedings of the IEEE Asian Solid-State Circuits Conference, 2024


  Loading...