David Guerrero Martos

Orcid: 0000-0002-1207-0335

According to our database1, David Guerrero Martos authored at least 19 papers between 2002 and 2021.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2021
An Integrated Digital System Design Framework With On-Chip Functional Verification and Performance Evaluation.
IEEE Access, 2021

2020
Address-encoded byte order.
Microprocess. Microsystems, 2020

Using the complement of the cosine to compute trigonometric functions.
EURASIP J. Adv. Signal Process., 2020

2017
Minimalistic SDHC-SPI hardware reader module for boot loader applications.
Microelectron. J., 2017

2011
Studying the Viability of Static Complementary Metal-Oxide-Semiconductor Gates with a Large Number of Inputs When Using Separate Transistor Wells.
J. Low Power Electron., 2011

2010
Comprehensive Analysis on the Internal Power Dissipation of Static CMOS Cells in Ultra-Deep Sub-Micron Technologies.
J. Low Power Electron., 2010

2008
Power Dissipation Associated to Internal Effect Transitions in Static CMOS Gates.
Proceedings of the Integrated Circuit and System Design. Power and Timing Modeling, 2008

2007
Improving the Performance of Static CMOS Gates by Using Independent Bodies.
J. Low Power Electron., 2007

Design of a FFT/IFFT module as an IP core suitable for embedded systems.
Proceedings of the IEEE Second International Symposium on Industrial Embedded Systems, 2007

Static Power Consumption in CMOS Gates Using Independent Bodies.
Proceedings of the Integrated Circuit and System Design. Power and Timing Modeling, 2007

2006
Accurate Logic-Level Current Estimation for Digital CMOS Circuits.
J. Low Power Electron., 2006

Efficient Design and Implementation on FPGA of a MicroBlaze Peripheral for Processing Direct Electrical Networks Measurements.
Proceedings of the International Symposium on Industrial Embedded Systems, 2006

2005
Logic-Level Fast Current Simulation for Digital CMOS Circuits.
Proceedings of the Integrated Circuit and System Design, 2005

Application of Internode Model to Global Power Consumption Estimation in SCMOS Gates.
Proceedings of the Integrated Circuit and System Design, 2005

2004
Signal Sampling Based Transition Modeling for Digital Gates Characterization.
Proceedings of the Integrated Circuit and System Design, 2004

2003
Computational Delay Models to Estimate the Delay of Floating Cubes in CMOS Circuits.
Proceedings of the Integrated Circuit and System Design, 2003

Internode: Internal Node Logic Computational Model.
Proceedings of the Proceedings 36th Annual Simulation Symposium (ANSS-36 2003), Orlando, Florida, USA, March 30, 2003

2002
Efficient and Fast Current Curve Estimation of CMOS Digital Circuits at the Logic Level.
Proceedings of the Integrated Circuit Design. Power and Timing Modeling, 2002

Characterization of Normal Propagation Delay for Delay Degradation Model (DDM).
Proceedings of the Integrated Circuit Design. Power and Timing Modeling, 2002


  Loading...