Volnei A. Pedroni

According to our database1, Volnei A. Pedroni authored at least 24 papers between 1993 and 2018.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2018
A reliable and energy-efficient classifier combination scheme for intrusion detection in embedded systems.
Comput. Secur., 2018

2017
Towards an Energy-Efficient Anomaly-Based Intrusion Detection Engine for Embedded Systems.
IEEE Trans. Computers, 2017

2016
Extraction of spatio-temporal features based on a hardware approach for a no-reference objective video quality metric.
Proceedings of the IEEE International Symposium on Broadband Multimedia Systems and Broadcasting, 2016

2015
Introducing deglitched-feedback plus convergent encoding for straight hardware implementation of asynchronous finite state machines.
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015

XOR-decomposition principle and its use to build a glitch-free maximum-speed arbitrary binary waveform generator and deglitcher.
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015

The energy cost of network security: A hardware vs. software comparison.
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015

2014
Detailed analysis of implementation options for timed finite state machines in hardware.
Proceedings of the IEEE 57th International Midwest Symposium on Circuits and Systems, 2014

Moving Network Protection from Software to Hardware: An Energy Efficiency Analysis.
Proceedings of the IEEE Computer Society Annual Symposium on VLSI, 2014

2012
A new hardware coprocessor for accelerating Notification-Oriented applications.
Proceedings of the 2012 International Conference on Field-Programmable Technology, 2012

2011
A very efficient single-iteration oldest-out data sorter.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2011), 2011

2010
An Improved GF(2) Matrix Inverter with Linear Time Complexity.
Proceedings of the ReConFig'10: 2010 International Conference on Reconfigurable Computing and FPGAs, 2010

Analysis and Preliminary Measurements of Radiated Emissions in an Asynchronous Circuit versus its Synchronous Counterpart.
Proceedings of the ReConFig'10: 2010 International Conference on Reconfigurable Computing and FPGAs, 2010

Panning sorter: A minimal-size architecture for hardware implementation of 2D Data Sorting Coprocessors.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2010

Achieving near-MLD performance with soft information-set decoders implemented in FPGAs.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2010

2006
PLL-less clock multiplier with self-adjusting phase symmetry.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2006), 2006

Phase sampling: a new approach to the design of LF direct digital frequency synthesizers.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2006), 2006

2005
Output stage based high-resolution min/max and rank-order filters.
IEEE Trans. Circuits Syst. II Express Briefs, 2005

2004
Taking advantage of LVDS input buffers to implement sigma-delta A/D converters in FPGAs.
Proceedings of the 2004 International Symposium on Circuits and Systems, 2004

Compact Hamming-Comparator-based rank order filter for digital VLSI and FPGA implementations.
Proceedings of the 2004 International Symposium on Circuits and Systems, 2004

2003
High-Resolution WTA-MAX Circuit for Large Networks.
Proceedings of the International Conference on VLSI, 2003

Teaching Design-Oriented VHDL.
Proceedings of the 2003 International Conference on Microelectronics Systems Education, 2003

1997
A low-power CMOS analog vector quantizer.
IEEE J. Solid State Circuits, 1997

1994
A Charge-Based Parallel Analog Vector Quantizer.
Proceedings of the Advances in Neural Information Processing Systems 7, 1994

1993
Learning in the hypercube.
Proceedings of International Conference on Neural Networks (ICNN'88), San Francisco, CA, USA, March 28, 1993


  Loading...