Yang Yang

Affiliations:
  • University of California, Berkeley, CA, USA (PhD 2012)
  • Tsinghua University, Computer Science and Technology Department, Design Automation Laboratory, Beijing, China (former)


According to our database1, Yang Yang authored at least 13 papers between 2004 and 2015.

Collaborative distances:

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2015
Efficient distribution of Triggered Synchronous Block Diagrams on asynchronous platforms.
Proceedings of the 2015 International Conference on Embedded Computer Systems: Architectures, 2015

2012
Software Synthesis for Distributed Embedded Systems.
PhD thesis, 2012

Development of Building Automation and Control Systems.
IEEE Des. Test Comput., 2012

2010
Optimizing the Software Architecture for Extensibility in Hard Real-time Distributed Systems.
IEEE Trans. Ind. Informatics, 2010

A Design Flow for Building Automation and Control Systems.
Proceedings of the 31st IEEE Real-Time Systems Symposium, 2010

2009
Optimizing Extensibility in Hard Real-Time Distributed Systems.
Proceedings of the 15th IEEE Real-Time and Embedded Technology and Applications Symposium, 2009

2006
Obstacle-avoiding rectilinear minimum-delay Steiner tree construction toward IP-block-based SOC design.
IEEE Trans. Circuits Syst. II Express Briefs, 2006

2005
Spanning graph-based nonrectilinear steiner tree algorithms.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2005

Obstacle-Avoiding Rectilinear Minimum-Delay Steiner Tree Construction towards IP-Block-Based SOC Design.
Proceedings of the 6th International Symposium on Quality of Electronic Design (ISQED 2005), 2005

The polygonal contraction heuristic for rectilinear Steiner tree construction.
Proceedings of the 2005 Conference on Asia South Pacific Design Automation, 2005

Via-Aware Global Routing for Good VLSI Manufacturability and High Yield.
Proceedings of the 16th IEEE International Conference on Application-Specific Systems, 2005

2004
An Efficient Low-Degree RMST Algorithm for VLSI/ULSI Physical Design.
Proceedings of the Integrated Circuit and System Design, 2004

Efficient octilinear Steiner tree construction based on spanning graphs.
Proceedings of the 2004 Conference on Asia South Pacific Design Automation: Electronic Design and Solution Fair 2004, 2004


  Loading...