Fei Yuan

Orcid: 0000-0001-7758-5455

Affiliations:
  • Toronto Metropolitan University, Department of Electrical and Computer Engineering, Toronto, ON, Canada
  • University of Waterloo, ON, Canada (PhD 1999)


According to our database1, Fei Yuan authored at least 64 papers between 2007 and 2023.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of five.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

Online presence:

On csauthors.net:

Bibliography

2023
Bi-Directional Gated Ring Oscillator Time Integrator.
IEEE Trans. Circuits Syst. I Regul. Pap., September, 2023

A Cyclic Vernier Digital-to-Time Converter for Time-Mode Successive Approximation TDC.
Proceedings of the 66th IEEE International Midwest Symposium on Circuits and Systems, 2023

2022
Metastability Error Correction for True Single-Phase Clock DFF With Applications in Vernier TDC.
IEEE Trans. Circuits Syst. II Express Briefs, 2022

Improved Metastability of True Single-Phase Clock D-Flipflops With Applications in Vernier Time-to-Digital Converters.
IEEE Trans. Circuits Syst. I Regul. Pap., 2022

Gated Vernier delay line time integrator with applications in ΔΣ time-to-digital converter.
Microelectron. J., 2022

All-Digital Bi-Directional Gated Ring Oscillator Time Integrator for Mixed-Mode Signal Processing.
Proceedings of the 20th IEEE Interregional NEWCAS Conference, 2022

Bi-Directional Gated Ring Oscillator Time Integrator for Time-Based Mixed-Signal Processing.
Proceedings of the 65th IEEE International Midwest Symposium on Circuits and Systems, 2022

Metastability Correction Techniques for TSPC-DFF with Applications in Vernier TDC.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2022

Performance Limits of Gated Delay Line Time Integrators.
Proceedings of the IEEE Canadian Conference on Electrical and Computer Engineering, 2022

2021
All-digital successive approximation TDC in time-mode signal processing.
Microelectron. J., 2021

Adaptive data-transition decision feedback equaliser with edge emphasis.
IET Circuits Devices Syst., 2021

An 8-bit digital-to-time converter with pre-skewing and time interpolation.
IET Circuits Devices Syst., 2021

Bootstrapping Techniques for Energy-Efficient SAR ADCs : A State-of-the-Art Review.
Proceedings of the 64th IEEE International Midwest Symposium on Circuits and Systems, 2021

Gated Vernier Delay Line Time Integrator for Time-Mode Signal Processing.
Proceedings of the 64th IEEE International Midwest Symposium on Circuits and Systems, 2021

Successive Approximation Register TDC in Time-Mode Signal Processing.
Proceedings of the 64th IEEE International Midwest Symposium on Circuits and Systems, 2021

2020
Analysis and Design of an All-Digital ∆Σ TDC via Time-Mode Signal Processing.
IEEE Trans. Circuits Syst. II Express Briefs, 2020

Time-based all-digital Δ Σ time-to-digital converter with pre-skewed bi-directional gated delay line time integrator.
IET Circuits Devices Syst., 2020

All-digital power-efficient integrating frequency difference-to-digital converter for GHz frequency-locking.
IET Circuits Devices Syst., 2020

All-Digital Time Integrator Using Bi-Directional Gated Vernier Delay Line.
Proceedings of the 63rd IEEE International Midwest Symposium on Circuits and Systems, 2020

Area/Power-Efficient True-Single-Phase-Clock D-Flipflops with Improved Metastability.
Proceedings of the 63rd IEEE International Midwest Symposium on Circuits and Systems, 2020

2019
Sign<sup>3</sup>-LMS data-transition decision feedback equaliser.
IET Circuits Devices Syst., 2019

Data-Transition Decision Feedback Equalizer with Edge-Emphasis Taps and Raised References.
Proceedings of the 17th IEEE International New Circuits and Systems Conference, 2019

All-Digital ∆Σ TDC with Current-Starved Bi-Directional Gated Delay Line Time Integrator.
Proceedings of the 62nd IEEE International Midwest Symposium on Circuits and Systems, 2019

Time-Mode All-Digital Delta-Sigma Time-to-Digital Converter with Process Uncertainty Calibration.
Proceedings of the 62nd IEEE International Midwest Symposium on Circuits and Systems, 2019

A 500-MS/s 8.4-ps Double-Edge Successive Approximation TDC in 65 nm CMOS.
Proceedings of the 62nd IEEE International Midwest Symposium on Circuits and Systems, 2019

A Pre-Skewed Bi-Directional Gated Delay Line Bang-Bang Frequency Detector with Applications in 10 Gbps Serial Link Frequency-Locking.
Proceedings of the 62nd IEEE International Midwest Symposium on Circuits and Systems, 2019

Digitally Interpolated Pre-Skewed Delay-Line Digital-to-Time Converter with Minimum Nonlinearity and Latency.
Proceedings of the 62nd IEEE International Midwest Symposium on Circuits and Systems, 2019

2018
All-digital ΔΣ time-to-digital converter with Bi-Directional gated delay line time integrator.
Microelectron. J., 2018

Design techniques of all-digital arithmetic units for time-mode signal processing.
IET Circuits Devices Syst., 2018

Multi-Swarm based NoC Configuration and Synthesis.
Proceedings of the 2018 IEEE Nordic Circuits and Systems Conference, 2018

Power-Silicon Efficient All-Digital △Σ TDC with Differential Gated Delay Line Time Integrator.
Proceedings of the 16th IEEE International New Circuits and Systems Conference, 2018

Data-Transition Decision Feedback Equalizer with S<sup>3</sup>-LMS Adaptation Algorithm.
Proceedings of the 16th IEEE International New Circuits and Systems Conference, 2018

A Comparative Study Of Injection Locked Frequency Divider Using Harmonic Mixer In Weak And Strong Inversion.
Proceedings of the IEEE 61st International Midwest Symposium on Circuits and Systems, 2018

2017
Two-step pulse-shrinking time-to-digital converter.
Microelectron. J., 2017

Adaptive 4PAM decision feedback equalizer with reduced number of slicers.
Proceedings of the IEEE 60th International Midwest Symposium on Circuits and Systems, 2017

All-digital ΔΣ TDC with differential bi-directional gated-delay-line time integrator.
Proceedings of the IEEE 60th International Midwest Symposium on Circuits and Systems, 2017

1-1 MASH ΔΣ time-to-digital converter with differential cascode time integrator.
Proceedings of the IEEE 60th International Midwest Symposium on Circuits and Systems, 2017

Low-power all-digital ΔΣ TDC with bi-directional gated delay line time integrator.
Proceedings of the IEEE 60th International Midwest Symposium on Circuits and Systems, 2017

Adaptive data-transition decision feedback equalizer for serial links.
Proceedings of the IEEE 60th International Midwest Symposium on Circuits and Systems, 2017

Data-transition adaptive decision feedback equalizer for 2/4PAM serial links.
Proceedings of the IEEE 60th International Midwest Symposium on Circuits and Systems, 2017

2016
Data transient insensitive phase-locked loops.
Proceedings of the 14th IEEE International New Circuits and Systems Conference, 2016

Time integrator for mixed-mode signal processing.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2016

Time-mode techniques for fast-locking phase-locked loops.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2016

2015
A Quadrature Charge-Domain Sampling Mixer With Embedded FIR, IIR, and N-Path Filters.
IEEE Trans. Circuits Syst. I Regul. Pap., 2015

Study of injection-locked non-harmonic oscillators using Volterra series.
IET Circuits Devices Syst., 2015

A 12.88 MS/s 0.28 pJ/conv.step 8-bit stage-interleaved pulse-shrinking time-to-digital converter in 130 nm CMOS.
Proceedings of the IEEE 58th International Midwest Symposium on Circuits and Systems, 2015

0.25-4 ns 185 MS/s 4-bit pulse-shrinking time-to-digital converter in 130 nm CMOS using a 2-step conversion scheme.
Proceedings of the IEEE 58th International Midwest Symposium on Circuits and Systems, 2015

2013
Frequency-Domain Study of Lock Range of Non-Harmonic Oscillators With Multiple Multi-Tone Injections.
IEEE Trans. Circuits Syst. I Regul. Pap., 2013

Low-power programmable charge-domain sampler with embedded N-path bandpass filter for software-defined radio.
Proceedings of the 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013), 2013

Towards Hardware Realizations of Intelligent Systems: A Cortical Column Approach.
Proceedings of the 42nd International Conference on Parallel Processing, 2013

Hardware realization of GALS based cortical column systems.
Proceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems, 2013

2012
A Phasor-Domain Study of Lock Range of Harmonic Oscillators With Multiple Injections.
IEEE Trans. Circuits Syst. II Express Briefs, 2012

A frequency-domain study of lock range of harmonic oscillators with multiple injections.
Proceedings of the 10th IEEE International NEWCAS Conference, 2012

2011
A Study of the Lock Range of Injection-Locked CMOS Active-Inductor Oscillators Using a Linear Control System Approach.
IEEE Trans. Circuits Syst. II Express Briefs, 2011

XTEA Based Secure Authentication Protocol for RFID Systems.
Proceedings of 20th International Conference on Computer Communications and Networks, 2011

XTEA encryption based novel RFID security protocol.
Proceedings of the 24th Canadian Conference on Electrical and Computer Engineering, 2011

2009
A wide dynamic range CMOS image sensor with pulse-frequency-modulation and in-pixel amplification.
Microelectron. J., 2009

A Wide Frequency Tuning Range Active-inductor Voltage-controlled Oscillator for Ultra Wideband Applications.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2009), 2009

2008
A New CMOS Active Transformer QPSK Modulator With Optimal Bandwidth Control.
IEEE Trans. Circuits Syst. II Express Briefs, 2008

Current-Mode Phase-Locked Loops With CMOS Active Transformers.
IEEE Trans. Circuits Syst. II Express Briefs, 2008

A new WiMAX sigma-delta modulator with constant-Q active inductors.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2008), 2008

2007
Current-Mode Phase-Locked Loops - A New Architecture.
IEEE Trans. Circuits Syst. II Express Briefs, 2007

A New CMOS BPSK Modulator with Optimal Transaction Bandwidth Control.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2007), 2007

Current-Mode Phase-Locked Loops with Low Supply Voltage Sensitivity.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2007), 2007


  Loading...