Shuo-Hung Hsu

According to our database1, Shuo-Hung Hsu authored at least 11 papers between 2005 and 2023.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2023
Late Breaking Results: PVT-Sensitive Delay Fitting for High-Performance Computing.
Proceedings of the 60th ACM/IEEE Design Automation Conference, 2023

2012
An 8 × 8 20 Gbps Reconfigurable Load Balanced TDM Switch IC for High-Speed Networking.
J. Signal Process. Syst., 2012

2011
A 10 to 11.5GHz rotational phase and frequency detector for clock recovery circuit.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2011), 2011

A 32Gbps low propagation delay 4×4 switch IC for feedback-based system in 0.13μm CMOS technology.
Proceedings of the 16th Asia South Pacific Design Automation Conference, 2011

2010
A novel MUX-FF circuit for low power and high speed serial link interfaces.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2010), May 30, 2010

A packet-based emulating platform with serializer/deserializer interface for heterogeneous IP verification.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2010), May 30, 2010

A 32Gbps low propagation delay 4×4 switch IC for feedback-based system in 0.13μm CMOS technology.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2010), May 30, 2010

2008
A 28Gbps 4×4 switch with low jitter SerDes using area-saving RF model in 0.13µm CMOS technology.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2008), 2008

2007
A Scalable Load Balanced Birkhoff-von Neumann Symmetric TDM Switch IC for High-Speed Networking Applications.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2007), 2007

A 20 Gbps Scalable Load Balanced Birkhoff-von Neumann Symmetric TDM Switch IC with SERDES Interfaces.
Proceedings of the 12th Conference on Asia South Pacific Design Automation, 2007

2005
A 10 Gb/s Wide-Band Current-Mode Logic I/O Interface for High-Speed Interconnect in 0.18μm CMOS Technology.
Proceedings of the Proceedings 2005 IEEE International SOC Conference, 2005


  Loading...