Toru Kaga

According to our database1, Toru Kaga authored at least 4 papers between 1991 and 1995.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

1995
An experimental 220-MHz 1-Gb DRAM with a distributed-column-control architecture.
IEEE J. Solid State Circuits, November, 1995

1991
A block-oriented RAM with half-sized DRAM cell and quasi-folded data-line architecture.
IEEE J. Solid State Circuits, November, 1991

Circuit techniques for 1.5-3.6-V battery-operated 64-Mb DRAM.
IEEE J. Solid State Circuits, July, 1991

An experimental 1.5-V 64-Mb DRAM.
IEEE J. Solid State Circuits, April, 1991


  Loading...