Xin Lou
Orcid: 0000-0002-8499-5038Affiliations:
- ShanghaiTech University, Shanghai, China
According to our database1,
Xin Lou
authored at least 49 papers
between 2014 and 2024.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
Online presence:
-
on orcid.org
On csauthors.net:
Bibliography
2024
IEEE Trans. Circuits Syst. Video Technol., November, 2024
RAW Images-Based Motion-Assisted Object Detection Accelerator Using Deformable Parts Models Features on 1080p Videos.
IEEE Trans. Circuits Syst. I Regul. Pap., November, 2024
Multifunctional Optical Tomography System With High-Fidelity Surface Extraction Based on a Single Programmable Scanner and Unified Pinhole Modeling.
IEEE Trans. Biomed. Eng., April, 2024
IEEE Trans. Circuits Syst. II Express Briefs, March, 2024
A Multi-scale Block PatchMatch-based Unified Algorithm for Efficient 6-D Vision Processing.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2024
Proceedings of the 6th IEEE International Conference on AI Circuits and Systems, 2024
2023
Analysis and Design of Precision-Scalable Computation Array for Efficient Neural Radiance Field Rendering.
IEEE Trans. Circuits Syst. I Regul. Pap., November, 2023
IEEE Trans. Circuits Syst. II Express Briefs, August, 2023
An Energy-Efficient Accelerator for Medical Image Reconstruction From Implicit Neural Representation.
IEEE Trans. Circuits Syst. I Regul. Pap., April, 2023
Proceedings of the IEEE International Symposium on Circuits and Systems, 2023
Proceedings of the 5th IEEE International Conference on Artificial Intelligence Circuits and Systems, 2023
2022
Design of FRM-Based Nonuniform Filter Bank With Reduced Effective Wordlength for Hearing Aids.
IEEE Trans. Biomed. Circuits Syst., December, 2022
IEEE Trans. Circuits Syst. I Regul. Pap., 2022
A Block PatchMatch-Based Energy-Resource Efficient Stereo Matching Processor on FPGA.
IEEE Trans. Circuits Syst. I Regul. Pap., 2022
IEEE Trans. Circuits Syst. I Regul. Pap., 2022
IEEE ACM Trans. Audio Speech Lang. Process., 2022
Multi-Level Time-Frequency Bins Selection for Direction of Arrival Estimation Using a Single Acoustic Vector Sensor.
IEEE ACM Trans. Audio Speech Lang. Process., 2022
Ring and Radius Sampling Based Phasor Field Diffraction Algorithm for Non-Line-of-Sight Reconstruction.
IEEE Trans. Pattern Anal. Mach. Intell., 2022
IEEE Geosci. Remote. Sens. Lett., 2022
Proceedings of the IEEE International Symposium on Circuits and Systems, 2022
Learned Smartphone ISP on Mobile GPUs with Deep Learning, Mobile AI & AIM 2022 Challenge: Report.
Proceedings of the Computer Vision - ECCV 2022 Workshops, 2022
A 39pJ/label 1920x1080 165.7 FPS Block PatchMatch Based Stereo Matching Processor on FPGA.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2022
Proceedings of the 4th IEEE International Conference on Artificial Intelligence Circuits and Systems, 2022
2021
IEEE Trans. Image Process., 2021
Lightweight Deep Learning Model in Mobile-Edge Computing for Radar-Based Human Activity Recognition.
IEEE Internet Things J., 2021
A Low-Complexity End-to-End Stereo Matching Pipeline From Raw Bayer Pattern Images to Disparity Maps.
IEEE Access, 2021
Spatial Non-Maximum Suppression for Object Detection using Correlation and Dynamic Thresholds.
Proceedings of the 18th International SoC Design Conference, 2021
Proceedings of the IEEE International Symposium on Circuits and Systems, 2021
Proceedings of the IEEE Asia Pacific Conference on Circuit and Systems, 2021
Robust Multi-Source Direction of Arrival Estimation Using a Single Acoustic Vector Sensor.
Proceedings of the IEEE Asia Pacific Conference on Circuit and Systems, 2021
Proceedings of the IEEE Asia Pacific Conference on Circuit and Systems, 2021
2020
IEEE Trans. Circuits Syst. II Express Briefs, 2020
IEEE Trans. Circuits Syst. I Fundam. Theory Appl., 2020
Proceedings of the 2020 IEEE Asia Pacific Conference on Circuits and Systems, 2020
2019
IEEE Trans. Circuits Syst. I Regul. Pap., 2019
2018
Proceedings of the IEEE International Symposium on Circuits and Systems, 2018
2017
Low-Latency, Low-Area, and Scalable Systolic-Like Modular Multipliers for GF(2<sup>m</sup>) Based on Irreducible All-One Polynomials.
IEEE Trans. Circuits Syst. I Regul. Pap., 2017
IEEE Trans. Circuits Syst. II Express Briefs, 2017
Lower Bound Analysis and Perturbation of Critical Path for Area-Time Efficient Multiple Constant Multiplications.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2017
A passively compensated capacitive sensor readout with biased varactor temperature compensation and temperature coherent quantization.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2017
Investigation on power consumption of product accumulation block for multiplierless FIR filters.
Proceedings of the 22nd International Conference on Digital Signal Processing, 2017
Proceedings of the 12th IEEE International Conference on ASIC, 2017
2016
Analysis and Optimization of Product-Accumulation Section for Efficient Implementation of FIR Filters.
IEEE Trans. Circuits Syst. I Regul. Pap., 2016
2015
New Approach to the Reduction of Sign-Extension Overhead for Efficient Implementation of Multiple Constant Multiplications.
IEEE Trans. Circuits Syst. I Regul. Pap., 2015
Fine-Grained Critical Path Analysis and Optimization for Area-Time Efficient Realization of Multiple Constant Multiplications.
IEEE Trans. Circuits Syst. I Regul. Pap., 2015
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015
2014
Proceedings of the IEEE International Symposium on Circuits and Systemss, 2014