Hiroe Iwasaki

According to our database1, Hiroe Iwasaki authored at least 27 papers between 1999 and 2023.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2023
An Efficient Reference Image Sharing Method for the Image-Division Parallel Video Encoding Architecture.
IEICE Trans. Electron., June, 2023

A Low-Latency 4K HEVC Multi-Channel Encoding System with Content-Aware Bitrate Control for Live Streaming.
IEICE Trans. Inf. Syst., 2023

2022
A Partitioned Memory Architecture with Prefetching for Efficient Video Encoders.
Proceedings of the Parallel and Distributed Computing, Applications and Technologies, 2022

OpenCL-Based Design of an FPGA Accelerator for H.266/VVC Transform and Quantization.
Proceedings of the 65th IEEE International Midwest Symposium on Circuits and Systems, 2022

An Efficient Reference Image Sharing Method for the Parallel Video Encoding Architecture.
Proceedings of the IEEE Symposium in Low-Power and High-Speed Chips, 2022

2020
Low Delay 4K 120fps HEVC Decoder with Parallel Processing Architecture.
IEICE Trans. Electron., 2020

2019
A Low Power Motion Estimation Engine with Adaptive Bit-Shifted SAD Calculation.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2019

4K 120fps HEVC Temporal Scalable Encoder with Super Low Delay.
Proceedings of the 26th IEEE International Conference on Electronics, Circuits and Systems, 2019

A Real-Time 4K HEVC Multi-Channel Encoding System with Content-Aware Bitrate Control.
Proceedings of the 2019 IEEE Global Communications Conference, 2019

Low Delay 4K 120fps HEVC Decoder with Parallel Processing Architecture.
Proceedings of the IEEE Symposium in Low-Power and High-Speed Chips, 2019

2018
A Single-Chip 4K 60-fps 4: 2: 2 HEVC Video Encoder LSI Employing Efficient Motion Estimation and Mode Decision Framework With Scalability to 8K.
IEEE Trans. Very Large Scale Integr. Syst., 2018

A 120 fps High Frame Rate Real-time HEVC Video Encoder with Parallel Configuration Scalable to 4K.
IEEE Trans. Multi Scale Comput. Syst., 2018

A 4K/60p HEVC Real-Time Encoding System With High Quality HDR Color Representations.
IEEE Trans. Consumer Electron., 2018

An HEVC real-time encoding system with high quality HDR color representations.
Proceedings of the IEEE International Conference on Consumer Electronics, 2018

2015
Single-chip 4K 60fps 4: 2: 2 HEVC video encoder LSI with 8K scalability.
Proceedings of the Symposium on VLSI Circuits, 2015

Professional H.265/HEVC encoder LSI toward high-quality 4K/8K broadcast infrastructure.
Proceedings of the 2015 IEEE Hot Chips 27 Symposium (HCS), 2015

2012
An H.264/AVC High422 Profile and MPEG-2 422 Profile Encoder LSI for HDTV Broadcasting Infrastructures.
IEICE Trans. Electron., 2012

MVC real-time video encoder for full-HDTV 3D video.
Proceedings of the IEEE International Conference on Consumer Electronics, 2012

2007
Single-Chip MPEG-2 422P@HL CODEC LSI With Multichip Configuration for Large Scale Processing Beyond HDTV Level.
IEEE Trans. Very Large Scale Integr. Syst., 2007

2005
New set-top box for interactive visual communication of home entertainment using MPEG-2 full-duplex CODEC LSI.
IEEE Trans. Consumer Electron., 2005

MPEG-2 real-time software CODEC for full-duplex transmission application over IP networks.
Syst. Comput. Jpn., 2005

2003
Single-Chip MPEG-2 422P@HL CODEC LSI with Multi-Chip Configuration for Large Scale Processing beyond HDTV Level.
Proceedings of the 2003 Design, 2003

A 1.1 W single-chip MPEG-2 HDTV codec LSI for embedding in consumer-oriented mobile codec systems.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2003

2002
Advanced concurrent design environment for multimedia system LSIs.
Syst. Comput. Jpn., 2002

1999
SuperENC: MPEG-2 video encoder chip.
IEEE Micro, 1999

On-Chip Multimedia Real-Time OS and its MPEG-2 Applications.
Proceedings of the 6th International Workshop on Real-Time Computing and Applications Symposium (RTCSA '99), 1999

High-speed Software-based Platform for Embedded Software of a Single-chip MPEG-2 Video Encoder LSI with HDTV Scalabilit.
Proceedings of the 1999 Design, 1999


  Loading...