Jian-Yi Meng

According to our database1, Jian-Yi Meng authored at least 35 papers between 2014 and 2023.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2023
Enhancing RISC-V Vector Extension for Efficient Application of Post-Quantum Cryptography.
Proceedings of the 34th IEEE International Conference on Application-specific Systems, 2023

2022
Predicting the Output Structure of Sparse Matrix Multiplication with Sampled Compression Ratio.
Proceedings of the 28th IEEE International Conference on Parallel and Distributed Systems, 2022

2020
Xuantie-910: A Commercial Multi-Core 12-Stage Pipeline Out-of-Order 64-bit High Performance RISC-V Processor with Vector Extension : Industrial Product.
Proceedings of the 47th ACM/IEEE Annual International Symposium on Computer Architecture, 2020

Xuantie-910: Innovating Cloud and Edge Computing by RISC-V.
Proceedings of the IEEE Hot Chips 32 Symposium, 2020

2019
A Granular Resampling Method and Adaptive Speculative Mechanism-Based Energy-Efficient Architecture for Multiclass Heartbeat Classification.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2019

SCSE: Boosting Symbolic Execution via State Concretization.
IEICE Trans. Inf. Syst., 2019

2018
An Energy-Efficient ECG Processor With Weak-Strong Hybrid Classifier for Arrhythmia Detection.
IEEE Trans. Circuits Syst. II Express Briefs, 2018

A Cross-layer based mapping for spiking neural network onto network on chip.
Int. J. Parallel Emergent Distributed Syst., 2018

Low-power perceptron model based ECG processor for premature ventricular contraction detection.
Microprocess. Microsystems, 2018

Relative ordering learning in spiking neural network for pattern recognition.
Neurocomputing, 2018

ECG-Based Heartbeat Classification Using Two-Level Convolutional Neural Network and RR Interval Difference.
IEICE Trans. Inf. Syst., 2018

A Highly Adaptive Lossless ECG Compression ASIC for Wireless Sensors Based on Hybrid Gomlomb Coding.
IEICE Trans. Inf. Syst., 2018

An energy-efficient parallel VLSI architecture for SVM classification.
IEICE Electron. Express, 2018

An effectiveness-oriented greedy heuristic for padding short paths in ultra-low supply voltage designs.
IEICE Electron. Express, 2018

A low power QRS detection processor with adaptive scaling of processing resolution.
IEICE Electron. Express, 2018

2017
Error-Resilient Integrated Clock Gate for Clock-Tree Power Optimization on a Wide Voltage IOT Processor.
IEEE Trans. Very Large Scale Integr. Syst., 2017

An Energy-Efficient and Wide-Range Voltage Level Shifter With Dual Current Mirror.
IEEE Trans. Very Large Scale Integr. Syst., 2017

A Variation-Tolerant Near-Threshold Processor With Instruction-Level Error Correction.
IEEE Trans. Very Large Scale Integr. Syst., 2017

Eliminating Timing Errors Through Collaborative Design to Maximize the Throughput.
IEEE Trans. Very Large Scale Integr. Syst., 2017

SGERC: a self-gated timing error resilient cluster of sequential cells for wide-voltage processor.
IEICE Electron. Express, 2017

A granular resampling method based energy-efficient architecture for heartbeat classification in ECG.
IEICE Electron. Express, 2017

A metastability-immune error-resilient flip-flop for near-threshold variation-tolerant designs.
IEICE Electron. Express, 2017

A dual-mode ECG processor with difference-insensitive QRS detection and lossless compression.
IEICE Electron. Express, 2017

A lifting wavelet based lossless and lossy ECG compression processor for wireless sensors.
IEICE Electron. Express, 2017

A new error masking flip-flop with one cycle correction penalty.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

A light-weight energy-efficient resilient circuit for variation tolerance.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

2016
Light-weight one-cycle timing error correction based on hardware software co-design.
IEICE Electron. Express, 2016

TBCT: Time-Borrowing and Clock Token based error correction and its application in microprocessor.
IEICE Electron. Express, 2016

Ultralow power processor employing block instruction for ECG applications.
IEICE Electron. Express, 2016

EDSU: Error detection and sampling unified flip-flop with ultra-low overhead.
IEICE Electron. Express, 2016

Value locality based storage compression memory architecture for ECG sensor node.
Sci. China Inf. Sci., 2016

2015
A near threshold error resilient processor based on dynamic timing error prediction and within-a-cycle timing error correction.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

An energy-efficient microprocessor using multilevel error correction for timing error tolerance.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

A timing failure tolerance design with in-field simultaneous error detection and correction.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

2014
Preservation of local linearity by neighborhood subspace scaling for solving the pre-image problem.
J. Zhejiang Univ. Sci. C, 2014


  Loading...