Pin Su

According to our database1, Pin Su authored at least 31 papers between 2000 and 2017.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2017
Exploration and evaluation of low-dropout linear voltage regulator with FinFET, TFET and hybrid TFET-FinFET implementations.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2017

2016
Benchmarking of Monolayer and Bilayer Two-Dimensional Transition Metal Dichalcogenide (TMD) Based Logic Circuits and 6T SRAM Cells.
Proceedings of the 2016 International Symposium on Low Power Electronics and Design, 2016

Investigation of BTI reliability for monolithic 3D 6T SRAM with ultra-thin-body GeOI MOSFETs.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2016

Exploration and evaluation of hybrid TFET-MOSFET monolithic 3D SRAMs considering interlayer coupling.
Proceedings of the International Conference on IC Design and Technology, 2016

2015
Investigation and comparison of analog figures-of-merit for TFET and FinFET considering work-function variation.
Microelectron. Reliab., 2015

Evaluation of energy-efficient latch circuits with hybrid tunneling FET and FinFET devices for ultra-low-voltage applications.
Proceedings of the 28th IEEE International System-on-Chip Conference, 2015

Impacts of NBTI and PBTI on ultra-thin-body GeOI 6T SRAM cells.
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015

Evaluation of TFET and FinFET devices and 32-Bit CLA circuits considering work function variation and line-edge roughness.
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015

Evaluation of 32-Bit carry-look-ahead adder circuit with hybrid tunneling FET and FinFET devices.
Proceedings of the 2015 International Conference on IC Design & Technology, 2015

2014
Evaluation of Sub-0.2 V High-Speed Low-Power Circuits Using Hetero-Channel MOSFET and Tunneling FET Devices.
IEEE Trans. Circuits Syst. I Regul. Pap., 2014

Single-trap-induced random telegraph noise for FinFET, Si/Ge Nanowire FET, Tunnel FET, SRAM and logic circuits.
Microelectron. Reliab., 2014

Evaluation of Stability, Performance of Ultra-Low Voltage MOSFET, TFET, and Mixed TFET-MOSFET SRAM Cell With Write-Assist Circuits.
IEEE J. Emerg. Sel. Topics Circuits Syst., 2014

Ultra-low voltage mixed TFET-MOSFET 8T SRAM cell.
Proceedings of the International Symposium on Low Power Electronics and Design, 2014

Evaluation of Read- and Write-Assist circuits for GeOI FinFET 6T SRAM cells.
Proceedings of the IEEE International Symposium on Circuits and Systemss, 2014

Investigation and optimization of monolithic 3D logic circuits and SRAM cells considering interlayer coupling.
Proceedings of the IEEE International Symposium on Circuits and Systemss, 2014

2013
Device design and analysis of logic circuits and SRAMs for Germanium FinFETs on SOI and bulk substrates.
Proceedings of the International Symposium on Quality Electronic Design, 2013

Impacts of single trap induced random telegraph noise on Si and Ge nanowire FETs, 6T SRAM cells and logic circuits.
Proceedings of 2013 International Conference on IC Design & Technology, 2013

2012
Independently-Controlled-Gate FinFET Schmitt Trigger Sub-Threshold SRAMs.
IEEE Trans. Very Large Scale Integr. Syst., 2012

Variability Analysis of Sense Amplifier for FinFET Subthreshold SRAM Applications.
IEEE Trans. Circuits Syst. II Express Briefs, 2012

Impacts of random telegraph noise on the analog properties of FinFET and trigate devices and Widlar current source.
Proceedings of the IEEE International Conference on IC Design & Technology, 2012

Stability and performance optimization of InGaAs-OI and GeOI hetero-channel SRAM cells.
Proceedings of the 2012 European Solid-State Device Research Conference, 2012

A comparative analysis of tunneling FET circuit switching characteristics and SRAM stability and performance.
Proceedings of the 2012 European Solid-State Device Research Conference, 2012

Variation tolerant CLSAs for nanoscale Bulk-CMOS and FinFET SRAM.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2012

A comprehensive comparative analysis of FinFET and Trigate device, SRAM and logic circuits.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2012

2011
Analysis of Ultra-Thin-Body SOI Subthreshold SRAM Considering Line-Edge Roughness, Work Function Variation, and Temperature Sensitivity.
IEEE J. Emerg. Sel. Topics Circuits Syst., 2011

Analysis of power-performance for ultra-thin-body GeOI logic circuits.
Proceedings of the 2011 International Symposium on Low Power Electronics and Design, 2011

2009
Design and analysis of ultra-thin-body SOI based subthreshold SRAM.
Proceedings of the 2009 International Symposium on Low Power Electronics and Design, 2009

2003
A unified model for partial-depletion and full-depletion SOI circuit designs: using BSIMPD as a foundation.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2003

2002
Studying the Impact of Gate Tunneling on Dynamic Behaviors of Partially-Depleted SOI CMOS Using BSIMPD.
Proceedings of the 3rd International Symposium on Quality of Electronic Design, 2002

2001
Methodology of self-heating free parameter extraction and circuit simulation for SOI CMOS.
Proceedings of the IEEE 2001 Custom Integrated Circuits Conference, 2001

2000
BSIMPD: a partial-depletion SOI MOSFET model for deep-submicron CMOS designs.
Proceedings of the IEEE 2000 Custom Integrated Circuits Conference, 2000


  Loading...