Pavan Kumar Datla Jagannadha

Orcid: 0009-0007-7962-3727

According to our database1, Pavan Kumar Datla Jagannadha authored at least 6 papers between 2016 and 2023.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2023
NVIDIA MATHS: Mechanism to Access Test-Data Over High-Speed Links.
IEEE Des. Test, August, 2023

2022
NVIDIA MATHS: Mechanism to Access Test-Data over High-Speed Links.
Proceedings of the 40th IEEE VLSI Test Symposium, 2022

2019
Special Session: In-System-Test (IST) Architecture for NVIDIA Drive-AGX Platforms.
Proceedings of the 37th IEEE VLSI Test Symposium, 2019

2016
Dynamic docking architecture for concurrent testing and peak power reduction.
Proceedings of the 34th IEEE VLSI Test Symposium, 2016

Flexible scan interface architecture for complex SoCs.
Proceedings of the 34th IEEE VLSI Test Symposium, 2016

Advanced test methodology for complex SoCs.
Proceedings of the 2016 IEEE International Test Conference, 2016


  Loading...