Koji Yamakawa

According to our database1, Koji Yamakawa authored at least 8 papers between 2001 and 2011.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of five.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2011
A Scalable Shield-Bitline-Overdrive Technique for Sub-1.5 V Chain FeRAMs.
IEEE J. Solid State Circuits, 2011

2010
A 64-Mb Chain FeRAM With Quad BL Architecture and 200 MB/s Burst Mode.
IEEE Trans. Very Large Scale Integr. Syst., 2010

A 1.6 GB/s DDR2 128 Mb Chain FeRAM With Scalable Octal Bitline and Sensing Schemes.
IEEE J. Solid State Circuits, 2010


2009

2006
A 64Mb Chain FeRAM with Quad-BL Architecture and 200MB/s Burst Mode.
Proceedings of the 2006 IEEE International Solid State Circuits Conference, 2006

2003
A 32-Mb chain FeRAM with segment/stitch array architecture.
IEEE J. Solid State Circuits, 2003

2001
A 76-mm<sup>2</sup> 8-Mb chain ferroelectric memory.
IEEE J. Solid State Circuits, 2001


  Loading...