Hirotsugu Kajihara

Orcid: 0009-0000-4784-8234

According to our database1, Hirotsugu Kajihara authored at least 10 papers between 2002 and 2023.

Collaborative distances:

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2023
GPU Graph Processing on CXL-Based Microsecond-Latency External Memory.
Proceedings of the SC '23 Workshops of The International Conference on High Performance Computing, 2023

Implementing and Evaluating E2LSH on Storage.
Proceedings of the Proceedings 26th International Conference on Extending Database Technology, 2023

2021
Approaching DRAM performance by using microsecond-latency flash memory for small-sized random read accesses: a new access method and its graph applications.
Proc. VLDB Endow., 2021

2018
An 802.11ax 4 × 4 High-Efficiency WLAN AP Transceiver SoC Supporting 1024-QAM With Frequency-Dependent IQ Calibration and Integrated Interference Analyzer.
IEEE J. Solid State Circuits, 2018


2013
A -70 dBm-Sensitivity 522 Mbps 0.19 nJ/bit-TX 0.43 nJ/bit-RX Transceiver for TransferJet<sup>TM</sup> SoC in 65 nm CMOS.
IEICE Trans. Electron., 2013

2012
A -70dBm-sensitivity 522Mbps 0.19nJ/bit-TX 0.43nJ/bit-RX transceiver for TransferJet™ SoC in 65nm CMOS.
Proceedings of the Symposium on VLSI Circuits, 2012

2011
A 7uW deep-sleep, ultra low-power WLAN baseband LSI for mobile applications.
Proceedings of the 2011 IEEE Symposium on Low-Power and High-Speed Chips, 2011

2002
Look Up Table Compaction Based on Folding of Logic Functions.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2002

Folding of logic functions and its application to look up table compaction.
Proceedings of the 2002 IEEE/ACM International Conference on Computer-aided Design, 2002


  Loading...