Marco Re

Orcid: 0000-0001-9046-1318

According to our database1, Marco Re authored at least 115 papers between 1998 and 2024.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

Online presence:

On csauthors.net:

Bibliography

2024
Design Space Exploration for Edge Machine Learning Featured by MathWorks FPGA DL Processor: A Survey.
IEEE Access, 2024

2023
Efficient Digital Implementation of a Multirate-Based Variable Fractional Delay Filter for Wideband Beamforming.
IEEE Trans. Circuits Syst. II Express Briefs, June, 2023

An RNS-Based Initial Absolute Position Estimator for Electrical Encoders.
IEEE Access, 2023

A RISC-V Hardware Accelerator for Q-Learning Algorithm.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2023

Tunable Floating Point for High Quality Audio Systems: The Sound of Numbers.
Proceedings of the 57th Asilomar Conference on Signals, Systems, and Computers, ACSSC 2023, Pacific Grove, CA, USA, October 29, 2023

A Hardware-Oriented QAM Demodulation Method Driven by AW-SOM Machine Learning.
Proceedings of the 57th Asilomar Conference on Signals, Systems, and Computers, ACSSC 2023, Pacific Grove, CA, USA, October 29, 2023

2022
Design Space Exploration Based Methodology for Residue Number System Digital Filters Implementation.
IEEE Trans. Emerg. Top. Comput., 2022

Sensing and Detection of Traffic Signs Using CNNs: An Assessment on Their Performance.
Sensors, 2022

An FPGA-based multi-agent Reinforcement Learning timing synchronizer.
Comput. Electr. Eng., 2022

FPGA-Based Road Crack Detection Using Deep Learning.
Proceedings of the Advances in System-Integrated Intelligence, 2022

AI-Based Sound Event Detection on IoT Nodes: Requirements Evaluation.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2022

Automatic IP Core Generator for FPGA-Based Q-Learning Hardware Accelerators.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2022

2021
M-PSK Demodulator With Joint Carrier and Timing Recovery.
IEEE Trans. Circuits Syst. II Express Briefs, 2021

A Parallel Hardware Implementation for 2-D Hierarchical Clustering Based on Fuzzy Logic.
IEEE Trans. Circuits Syst. II Express Briefs, 2021

Design and FPGA Implementation of a Low Power OFDM Transmitter for Narrow-Band IoT.
Proceedings of the Scholar's Yearly Symposium of Technology, 2021

A M-PSK Timing Recovery Loop Based on Q-Learning.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2021

"MR Q-Learning" Algorithm for Efficient Hardware Implementations.
Proceedings of the 55th Asilomar Conference on Signals, Systems, and Computers, 2021

2020
AW-SOM, an Algorithm for High-Speed Learning in Hardware Self-Organizing Maps.
IEEE Trans. Circuits Syst. II Express Briefs, 2020

N-Dimensional Approximation of Euclidean Distance.
IEEE Trans. Circuits Syst. II Express Briefs, 2020

An Action-Selection Policy Generator for Reinforcement Learning Hardware Accelerators.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2020

FPGA Implementation of Q-RTS for Real-Time Swarm Intelligence Systems.
Proceedings of the 54th Asilomar Conference on Signals, Systems, and Computers, 2020

2019
An Efficient Hardware Implementation of Reinforcement Learning: The Q-Learning Algorithm.
IEEE Access, 2019

A Reinforcement Learning-Based QAM/PSK Symbol Synchronizer.
IEEE Access, 2019

Digital Signal Processing Accelerator for RISC-V.
Proceedings of the 26th IEEE International Conference on Electronics, Circuits and Systems, 2019

Acoustic Emissions Detection and Ranging of Cracks in Metal Tanks Using Deep Learning.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2019

Approximated Canonical Signed Digit for Error Resilient Intelligent Computation.
Proceedings of the 53rd Asilomar Conference on Signals, Systems, and Computers, 2019

2018
Digital Architecture and ASIC Implementation of Wideband Delta DOR Spacecraft Onboard Tracker.
Proceedings of the 15th International Conference on Synthesis, 2018

Setup and experimental results analysis of COTS Camera and SRAMs at the ISIS neutron facility.
Proceedings of the 13th International Conference on Design & Technology of Integrated Systems In Nanoscale Era, 2018

IP Generator Tool for Efficient Hardware Acceleration of Self-organizing Maps.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2018

Efficient Ensemble Machine Learning Implementation on FPGA Using Partial Reconfiguration.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2018

Comparison and Implementation of Variable Fractional Delay Filters for Wideband Digital Beamforming.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2018

A Power Efficient Digital Front-End for Cognitive Radio Systems.
Proceedings of the 52nd Asilomar Conference on Signals, Systems, and Computers, 2018

2017
Hardware design of LIF with Latency neuron model with memristive STDP synapses.
Integr., 2017

Robust throughput boosting for low latency dynamic partial reconfiguration.
Proceedings of the 30th IEEE International System-on-Chip Conference, 2017

A new electric encoder position estimator based on the Chinese Remainder Theorem for the CMG performance improvements.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2017

FPGA Implementation of a Low-Power QRS Extractor.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2017

FPGA Implementation of a Channelizer with 2048 Channels Utilizing USRP-SDR Platform for Satellite Communications.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2017

Digital Architecture of Next Generation Spacecraft Tracker Based on Wideband ∆DOR.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2017

2016
A hardware framework for on-chip FPGA acceleration.
Proceedings of the International Symposium on Integrated Circuits, 2016

Design and characterization of a high-safety hardware/software module for the acquisition of Eurobalise telegrams.
Proceedings of the 2016 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, 2016

ZnO-rGO Composite Thin Film Resistive Switching Device: Emulating Biological Synapse Behavior.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2016

Compressive Sensing Reconstruction for Complex System: A Hardware/Software Approach.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2016

Dynamically-loaded Hardware Libraries (HLL) technology for audio applications.
Proceedings of the 50th Asilomar Conference on Signals, Systems and Computers, 2016

2015
High Dynamic Optimized Carrier Loop Improvement for Tracking Doppler Rates.
J. Electr. Comput. Eng., 2015

Characterization of RNS multiply-add units for power efficient DSP.
Proceedings of the IEEE 58th International Midwest Symposium on Circuits and Systems, 2015

A framework for dynamically-loaded hardware library (HLL) in FPGA acceleration.
Proceedings of the IEEE International Symposium on Signal Processing and Information Technology, 2015

A Wireless Sensor Node Based on Microbial Fuel Cell.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2015

2014
Twenty years of research on RNS for DSP: Lessons learned and future perspectives.
Proceedings of the 2014 International Symposium on Integrated Circuits (ISIC), 2014

TDES cryptography algorithm acceleration using a reconfigurable functional unit.
Proceedings of the 21st IEEE International Conference on Electronics, Circuits and Systems, 2014

2013
High Performance Bit-Stream Decompressor for Partial Reconfigurable FPGAs.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2013

A Reconfigurable Functional Unit for Modular Operations.
Proceedings of the Applications in Electronics Pervading Industry, Environment and Society, 2013

Compressive sensing spectrum analysis for space autonomous radio receivers.
Proceedings of the 2013 Asilomar Conference on Signals, 2013

Spiking neural networks based on LIF with latency: Simulation and synchronization effects.
Proceedings of the 2013 Asilomar Conference on Signals, 2013

Truncated multipliers through power-gating for degrading precision arithmetic.
Proceedings of the 2013 Asilomar Conference on Signals, 2013

2012
Optimized Implementation of RNS FIR Filters Based on FPGAs.
J. Signal Process. Syst., 2012

Power efficient design of parallel/serial FIR filters in RNS.
Proceedings of the Conference Record of the Forty Sixth Asilomar Conference on Signals, 2012

Integration of butterfly and inverse butterfly nets in embedded processors: Effects on power saving.
Proceedings of the Conference Record of the Forty Sixth Asilomar Conference on Signals, 2012

Karatsuba implementation of FIR filters.
Proceedings of the Conference Record of the Forty Sixth Asilomar Conference on Signals, 2012

Imprecise arithmetic for low power image processing.
Proceedings of the Conference Record of the Forty Sixth Asilomar Conference on Signals, 2012

2011
Partial reconfiguration in the implementation of autonomous radio receivers for space.
Proceedings of the 6th International Workshop on Reconfigurable Communication-centric Systems-on-Chip, 2011

Fine-grain Reconfigurable Functional Unit for embedded processors.
Proceedings of the Conference Record of the Forty Fifth Asilomar Conference on Signals, 2011

2010
Algorithm acceleration on LEON-2 processor using a reconfigurable bit manipulation unit.
Proceedings of the 8th Workshop on Intelligent Solutions in Embedded Systems, 2010

VLSI implementation of reconfigurable cells for RFU in embedded processors.
Proceedings of the 17th IEEE International Conference on Electronics, 2010

2009
Improved Large-signal Model for Vacuum Triodes.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2009), 2009

Speed-up of RISC Processor Computation using ADAPTO.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2009), 2009

Arithmetic/Logic Blocks for Fine-grained Reconfigurable Units.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2009), 2009

Error detection in addition chain based ECC Point Multiplication.
Proceedings of the 15th IEEE International On-Line Testing Symposium (IOLTS 2009), 2009

Error Correction Codes for SEU and SEFI Tolerant Memory Systems.
Proceedings of the 24th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2009

2008
On the Comparison of Different Number Systems in the Implementation of Complex FIR Filters.
Proceedings of the VLSI-SoC: Design Methodologies for SoC and SiP, 2008

ADAPTO: full-adder based reconfigurable architecture for bit level operations.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2008), 2008

Totally Fault Tolerant RNS Based FIR Filters.
Proceedings of the 14th IEEE International On-Line Testing Symposium (IOLTS 2008), 2008

On the use of signed digit arithmetic for the new 6-inputs LUT based FPGAs.
Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, 2008

A full-adder based reconfigurable architecture for fine grain applications: ADAPTO.
Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, 2008

A Novel Error Detection and Correction Technique for RNS Based FIR Filters.
Proceedings of the 23rd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2008), 2008

A Software Defined Radio Architecture for a Regenerative Onboard processor.
Proceedings of the NASA/ESA Conference on Adaptive Hardware and Systems, 2008

Reducing power dissipation in pipelined accumulators.
Proceedings of the 42nd Asilomar Conference on Signals, Systems and Computers, 2008

2007
Concurrent Error Detection in Reed-Solomon Encoders and Decoders.
IEEE Trans. Very Large Scale Integr. Syst., 2007

Analysis of Errors and Erasures in Parity Sharing RS Codecs.
IEEE Trans. Computers, 2007

Low-power adaptive filter based on RNS components.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2007), 2007

Self Checking Circuit Optimization by means of Fault Injection Analysis: A Case Study on Reed Solomon Decoders.
Proceedings of the 13th IEEE International On-Line Testing Symposium (IOLTS 2007), 2007

Optimization of Self Checking FIR filters by means of Fault Injection Analysis.
Proceedings of the 22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2007), 2007

2006
Fault Localization, Error Correction, and Graceful Degradation in Radix 2 Signed Digit-Based Adders.
IEEE Trans. Computers, 2006

Optimized QPSK modulator for DVB-S applications.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2006), 2006

Fault tolerant design of signed digit based FIR filters.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2006), 2006

Concurrent error detection in Reed Solomon decoders.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2006), 2006

Localization of Faults in Radix-n Signed Digit Adders.
Proceedings of the 12th IEEE International On-Line Testing Symposium (IOLTS 2006), 2006

2005
A Comparative Evaluation of Designs for Reliable Memory Systems.
J. Electron. Test., 2005

Programmable power-of-two RNS scaler and its application to a QRNS polyphase filter.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2005), 2005

Design of a Self Checking Reed Solomon Encoder.
Proceedings of the 11th IEEE International On-Line Testing Symposium (IOLTS 2005), 2005

FPGA implementation of a general purpose HMM processor based on token passing algorithm.
Proceedings of the 2005 European Conference on Circuit Theory and Design, 2005

FPGA oriented design of parity sharing RS codecs.
Proceedings of the 20th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2005), 2005

A Self Checking Reed Solomon Encoder: Design and Analysis.
Proceedings of the 20th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2005), 2005

2004
Low-power implementation of polyphase filters in Quadratic Residue Number system.
Proceedings of the 2004 International Symposium on Circuits and Systems, 2004

A Signed Digit Adder with Error Correction and Graceful Degradation Capabilities.
Proceedings of the 10th IEEE International On-Line Testing Symposium (IOLTS 2004), 2004

Data Integrity Evaluations of Reed Solomon Codes for Storage Systems.
Proceedings of the 19th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2004), 2004

A Tool for Automatic Generation of RTL-Level VHDL Description of RNS FIR Filters.
Proceedings of the 2004 Design, 2004

2003
Perspectives of QoS Management Based on QoAS for 3G Communication Systems.
Wirel. Pers. Commun., 2003

Design of a fault tolerant solid state mass memory.
IEEE Trans. Reliab., 2003

Power-delay tradeoffs in residue number system.
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003

IP based reconfigurable digital platform for satellite communications.
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003

A fault tolerant hardware based file system manager for solid state mass memory.
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003

Error Detection in Signed Digit Arithmetic Circuit with Parity Checker.
Proceedings of the 18th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2003), 2003

2002
Efficient Implementation of a Demultiplexer Based on a Multirate Filter Bank for the Skyplex Satellites DVB System.
VLSI Design, 2002

A self-checking cell logic block for fault tolerant FPGAs.
Proceedings of the 2002 International Symposium on Circuits and Systems, 2002

Power characterization of digital filters implemented on FPGA.
Proceedings of the 2002 International Symposium on Circuits and Systems, 2002

2001
FPGA realization of RNS to binary signed conversion architecture.
Proceedings of the 2001 International Symposium on Circuits and Systems, 2001

Tradeoffs between residue number system and traditional FIR filters.
Proceedings of the 2001 International Symposium on Circuits and Systems, 2001

System-on-Chip Oriented Fault-Tolerant Sequential Systems Implementation Methodology.
Proceedings of the 16th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2001), 2001

Design of a Totally Self Checking Signature Analysis Checker for Finite State Machines.
Proceedings of the 16th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2001), 2001

2000
A CAD environment for fuzzy systems HW/SW mapping.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2000

FPGA implementation of a demux based on a multirate filter bank.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2000

A novel bacterial algorithm to extract the rule base from a training set.
Proceedings of the Ninth IEEE International Conference on Fuzzy Systems, 2000

1999
Analysis of the quantization noise effects on the SQNR behaviour in analog to digital conversion.
Proceedings of the 1999 International Symposium on Circuits and Systems, ISCAS 1999, Orlando, Florida, USA, May 30, 1999

Bipolar and CMOS low voltage-supply reduced-power voltage followers.
Proceedings of the 6th IEEE International Conference on Electronics, Circuits and Systems, 1999

1998
VLSI implementation of a real time fuzzy processor.
J. Intell. Fuzzy Syst., 1998


  Loading...