Masao Yanagisawa

According to our database1, Masao Yanagisawa authored at least 209 papers between 1998 and 2023.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2023
Strategy for Improving Cycle of Maximized Energy Output of Triboelectric Nanogenerators.
Proceedings of the International Conference on IC Design and Technology, 2023

An Area-Power-Efficient Multiplier-less Processing Element Design for CNN Accelerators.
Proceedings of the 15th IEEE International Conference on ASIC, 2023

2021
Power-Efficient Deep Convolutional Neural Network Design Through Zero-Gating PEs and Partial-Sum Reuse Centric Dataflow.
IEEE Access, 2021

2020
Transition Detector-Based Radiation-Hardened Latch for Both Single- and Multiple-Node Upsets.
IEEE Trans. Circuits Syst. II Express Briefs, 2020

Scalable Stochastic Number Duplicators for Accuracy-flexible Arithmetic Circuit Design.
IPSJ Trans. Syst. LSI Des. Methodol., 2020

Trojan-Net Classification for Gate-Level Hardware Design Utilizing Boundary Net Structures.
IEICE Trans. Inf. Syst., 2020

Faithfully Truncated Adder-Based Area-Power Efficient FIR Design with Predefined Output Accuracy.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2020

Multi-Resolutional Image Format Using Stochastic Numbers and Its Hardware Implementation.
Proceedings of the 11th IEEE Latin American Symposium on Circuits & Systems, 2020

A High-Performance Symmetric Hybrid Form Design for High-Order FIR Filters.
Proceedings of the 2020 IEEE Asia Pacific Conference on Circuits and Systems, 2020

2019
An FPGA Implementation Method based on Distributed-register Architectures.
IPSJ Trans. Syst. LSI Des. Methodol., 2019

Bicycle Behavior Recognition Using 3-Axis Acceleration Sensor and 3-Axis Gyro Sensor Equipped with Smartphone.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2019

A Multiple Cyclic-Route Generation Method with Route Length Constraint Considering Point-of-Interests.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2019

A Robust Indoor/Outdoor Detection Method Based on Spatial and Temporal Features of Sparse GPS Measured Positions.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2019

Static Error Analysis and Optimization of Faithfully Truncated Adders for Area-Power Efficient FIR Designs.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2019

Error Correction Coding of Stochastic Numbers Using BER Measurement.
Proceedings of the 25th IEEE International Symposium on On-Line Testing and Robust System Design, 2019

Error Correction System using Stochastic Numbers in Symmetric Channels and Z Channels.
Proceedings of the 26th IEEE International Conference on Electronics, Circuits and Systems, 2019

Efficient Ising Model Mapping to Solving Slot Placement Problem.
Proceedings of the IEEE International Conference on Consumer Electronics, 2019

An Adder-Segmentation-based FIR for High Speed Signal Processing.
Proceedings of the 13th IEEE International Conference on ASIC, 2019

A Zero-Gating Processing Element Design for Low-Power Deep Convolutional Neural Networks.
Proceedings of the 2019 IEEE Asia Pacific Conference on Circuits and Systems, 2019

A Bit-Segmented Adder Chain based Symmetric Transpose Two-Block FIR Design for High-Speed Signal Processing.
Proceedings of the 2019 IEEE Asia Pacific Conference on Circuits and Systems, 2019

A Travel Decision Support Algorithm: Landmark Activity Extraction from Japanese Travel Comments.
Proceedings of the Computer and Information Science, 2019

2018
Scan-based Side-channel Attack against HMAC-SHA-256 Circuits Based on Isolating Bit-transition Groups Using Scan Signatures.
IPSJ Trans. Syst. LSI Des. Methodol., 2018

A Low Power Soft Error Hardened Latch with Schmitt-Trigger-Based C-Element.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

Hardware Trojan Detection and Classification Based on Logic Testing Utilizing Steady State Learning.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

A Relaxed Bit-Write-Reducing and Error-Correcting Code for Non-Volatile Memories.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

A Stayed Location Estimation Method for Sparse GPS Positioning Information Based on Positioning Accuracy and Short-Time Cluster Removal.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

Stochastic Number Duplicators Based on Bit Re-Arrangement Using Randomized Bit Streams.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

Extension and Performance/Accuracy Formulation for Optimal GeAr-Based Approximate Adder Designs.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

Empirical Evaluation and Optimization of Hardware-Trojan Classification for Gate-Level Netlists Based on Multi-Layer Neural Networks.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2018

An Ising model mapping to solve rectangle packing problem.
Proceedings of the 2018 International Symposium on VLSI Design, 2018

Gesture recognition of air-tapping and its application to character input in VR space.
Proceedings of the SIGGRAPH Asia 2018 Posters, Tokyo, Japan, December 04-07, 2018, 2018

2n RRR: Improved Stochastic Number Duplicator Based on Bit Re-Arrangement.
Proceedings of the 2018 New Generation of CAS, 2018

A loop structure optimization targeting high-level synthesis of fast number theoretic transform.
Proceedings of the 19th International Symposium on Quality Electronic Design, 2018

A Trojan-invalidating Circuit Based on Signal Transitions and Its FPGA Implementation.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2018

An Effective Stochastic Number Duplicator and Its Evaluations Using Composite Arithmetic Circuits.
Proceedings of the 24th IEEE International Symposium on On-Line Testing And Robust System Design, 2018

Detecting the Existence of Malfunctions in Microcontrollers Utilizing Power Analysis.
Proceedings of the 24th IEEE International Symposium on On-Line Testing And Robust System Design, 2018

A hardware-Trojan classification method utilizing boundary net structures.
Proceedings of the IEEE International Conference on Consumer Electronics, 2018

Road-illuminance level inference across road networks based on Bayesian analysis.
Proceedings of the IEEE International Conference on Consumer Electronics, 2018

Bicycle Behavior Recognition using Sensors Equipped with Smartphone.
Proceedings of the 8th IEEE International Conference on Consumer Electronics - Berlin, 2018

A Multiple Cyclic-Route Generation Method for Strolling Based on Point-of-Interests.
Proceedings of the 8th IEEE International Conference on Consumer Electronics - Berlin, 2018

Robust Indoor/Outdoor Detection Method based on Sparse GPS Positioning Information.
Proceedings of the 8th IEEE International Conference on Consumer Electronics - Berlin, 2018

Designing Subspecies of Hardware Trojans and Their Detection Using Neural Network Approach.
Proceedings of the 8th IEEE International Conference on Consumer Electronics - Berlin, 2018

Landmark Seasonal Travel Distribution and Activity Prediction Based on Language-specific Analysis.
Proceedings of the IEEE International Conference on Big Data (IEEE BigData 2018), 2018

2017
An Evaluation of Hand-Force Prediction Using Artificial Neural-Network Regression Models of Surface EMG Signals for Handwear Devices.
J. Sensors, 2017

A Bitwidth-Aware High-Level Synthesis Algorithm Using Operation Chainings for Tiled-DR Architectures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2017

Efficient Multiplexer Networks for Field-Data Extractors and Their Evaluations.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2017

A Floorplan Aware High-Level Synthesis Algorithm with Body Biasing for Delay Variation Compensation.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2017

Trojan-Net Feature Extraction and Its Application to Hardware-Trojan Detection for Gate-Level Netlists Using Random Forest.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2017

A Hardware-Trojan Classification Method Using Machine Learning at Gate-Level Netlists Based on Trojan Features.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2017

A Safe and Comprehensive Route Finding Algorithm for Pedestrians Based on Lighting and Landmark Conditions.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2017

A proposal for wearable controller device and finger gesture recognition using surface electromyography.
Proceedings of the SIGGRAPH Asia 2017 Posters, Bangkok, Thailand, November 27 - 30, 2017, 2017

Robust AES circuit design for delay variation using suspicious timing error prediction.
Proceedings of the International SoC Design Conference, 2017

A selector-based FFT processor and its FPGA implementation.
Proceedings of the International SoC Design Conference, 2017

Effective write-reduction method for MLC non-volatile memory.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2017

Trojan-feature extraction at gate-level netlists and its application to hardware-Trojan detection using random forest classifier.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2017

Hardware Trojan detection and classification based on steady state learning.
Proceedings of the 23rd IEEE International Symposium on On-Line Testing and Robust System Design, 2017

Hardware Trojans classification for gate-level netlists using multi-layer neural networks.
Proceedings of the 23rd IEEE International Symposium on On-Line Testing and Robust System Design, 2017

A robust scan-based side-channel attack method against HMAC-SHA-256 circuits.
Proceedings of the 7th IEEE International Conference on Consumer Electronics - Berlin, 2017

Personalized one-day travel with multi-nearby-landmark recommendation.
Proceedings of the 7th IEEE International Conference on Consumer Electronics - Berlin, 2017

An accurate indoor positioning algorithm using particle filter based on the proximity of bluetooth beacons.
Proceedings of the IEEE 6th Global Conference on Consumer Electronics, 2017

A stayed location estimation method for sparse GPS positioning information.
Proceedings of the IEEE 6th Global Conference on Consumer Electronics, 2017

A low cost and high speed CSD-based symmetric transpose block FIR implementation.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

Soft error tolerant latch designs with low power consumption (invited paper).
Proceedings of the 12th IEEE International Conference on ASIC, 2017

Designing hardware trojans and their detection based on a SVM-based approach.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

Floorplan-driven high-level synthesis using volatile/non-volatile registers for hybrid energy-harvesting systems.
Proceedings of the 12th IEEE International Conference on ASIC, 2017

2016
Hardware-Trojans Rank: Quantitative Evaluation of Security Threats at Gate-Level Netlists by Pattern Matching.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2016

A Bit-Write-Reducing and Error-Correcting Code Generation Method by Clustering ECC Codewords for Non-Volatile Memories.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2016

A Highly-Adaptable and Small-Sized In-Field Power Analyzer for Low-Power IoT Devices.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2016

Bi-Partitioning Based Multiplexer Network for Field-Data Extractors.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2016

A Multi-Scenario High-Level Synthesis Algorithm for Variation-Tolerant Floorplan-Driven Design.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2016

Interconnection-Delay and Clock-Skew Estimate Modelings for Floorplan-Driven High-Level Synthesis Targeting FPGA Designs.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2016

Multi-scenario high-level synthesis for dynamic delay variation and its evaluation on FPGA platforms.
IEICE Electron. Express, 2016

Rotator-based multiplexer network synthesis for field-data extractors.
Proceedings of the 29th IEEE International System-on-Chip Conference, 2016

In-situ Trojan authentication for invalidating hardware-Trojan functions.
Proceedings of the 17th International Symposium on Quality Electronic Design, 2016

A delay variation and floorplan aware high-level synthesis algorithm with body biasing.
Proceedings of the 17th International Symposium on Quality Electronic Design, 2016

A high-performance circuit design algorithm using data dependent approximation.
Proceedings of the International SoC Design Conference, 2016

Scalable and small-sized power analyzer design with signal-averaging noise reduction for low-power IoT devices.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2016

Redesign for untrusted gate-level netlists.
Proceedings of the 22nd IEEE International Symposium on On-Line Testing and Robust System Design, 2016

Hardware Trojans classification for gate-level netlists based on machine learning.
Proceedings of the 22nd IEEE International Symposium on On-Line Testing and Robust System Design, 2016

Pedestrian navigation based on landmark recognition using glass-type wearable devices.
Proceedings of the IEEE 5th Global Conference on Consumer Electronics, 2016

Comprehensive deformed map generation for wristwatch-type wearable devices based on landmark-based partitioning.
Proceedings of the IEEE 5th Global Conference on Consumer Electronics, 2016

A safe and comprehensive route finding method for pedestrian based on lighting and landmark.
Proceedings of the IEEE 5th Global Conference on Consumer Electronics, 2016

Implementation evaluation of scan-based attack against a Trivium cipher circuit.
Proceedings of the 2016 IEEE Asia Pacific Conference on Circuits and Systems, 2016

2015
An Effective Suspicious Timing-Error Prediction Circuit Insertion Algorithm Minimizing Area Overhead.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

A High-Level Synthesis Algorithm with Inter-Island Distance Based Operation Chainings for RDR Architectures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

ECC-Based Bit-Write Reduction Code Generation for Non-Volatile Memory.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

A Hardware-Trojans Identifying Method Based on Trojan Net Scoring at Gate-Level Netlists.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

Code Generation Limiting Maximum and Minimum Hamming Distances for Non-Volatile Memories.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

Scan-Based Side-Channel Attack on the Camellia Block Cipher Using Scan Signatures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

A Floorplan-Driven High-Level Synthesis Algorithm for Multiplexer Reduction Targeting FPGA Designs.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

An Energy-Efficient Floorplan Driven High-Level Synthesis Algorithm for Multiple Clock Domains Design.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2015

Partitioning-based multiplexer network synthesis for field-data extractors.
Proceedings of the 28th IEEE International System-on-Chip Conference, 2015

A process-variation-aware multi-scenario high-level synthesis algorithm for distributed-register architectures.
Proceedings of the 28th IEEE International System-on-Chip Conference, 2015

A floorplan-driven high-level synthesis algorithm with multiple-operation chainings based on path enumeration.
Proceedings of the 2015 IEEE International Symposium on Circuits and Systems, 2015

Bit-Write-Reducing and Error-Correcting Code Generation by Clustering Error-Correcting Codewords for Non-Volatile Memories.
Proceedings of the IEEE/ACM International Conference on Computer-Aided Design, 2015

Muscle analysis of hand and forearm during tapping using surface electromyography.
Proceedings of the IEEE 4th Global Conference on Consumer Electronics, 2015

A visible corner-landmark based route finding algorithm for pedestrian navigation.
Proceedings of the IEEE 4th Global Conference on Consumer Electronics, 2015

A landmark-based route recommendation method for pedestrian walking strategies.
Proceedings of the IEEE 4th Global Conference on Consumer Electronics, 2015

A score-based classification method for identifying hardware-trojans at gate-level netlists.
Proceedings of the 2015 Design, Automation & Test in Europe Conference & Exhibition, 2015

A bit-write reduction method based on error-correcting codes for non-volatile memories.
Proceedings of the 20th Asia and South Pacific Design Automation Conference, 2015

Improved monitoring-path selection algorithm for suspicious timing error prediction based timing speculation.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

A low-power soft error tolerant latch scheme.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

Small-sized and noise-reducing power analyzer design for low-power IoT devices.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

Image synthesis circuit design using selector-logic-based alpha blending and its FPGA implementation.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

Clock skew estimate modeling for FPGA high-level synthesis and its application.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015

2014
A Delay-variation-aware High-level Synthesis Algorithm for RDR Architectures.
IPSJ Trans. Syst. LSI Des. Methodol., 2014

Energy-efficient High-level Synthesis for HDR Architecture with Multi-stage Clock Gating.
IPSJ Trans. Syst. LSI Des. Methodol., 2014

Scan-Based Side-Channel Attack on the LED Block Cipher Using Scan Signatures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2014

Scan-Based Attack against Trivium Stream Cipher Using Scan Signatures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2014

Throughput driven check point selection in suspicious timing error prediction based designs.
Proceedings of the IEEE 5th Latin American Symposium on Circuits and Systems, 2014

Linear and bi-linear interpolation circuits using selector logics and their evaluations.
Proceedings of the IEEE International Symposium on Circuits and Systemss, 2014

Scan-based attack on the LED block cipher using scan signatures.
Proceedings of the IEEE International Symposium on Circuits and Systemss, 2014

An area-overhead-oriented monitoring-path selection algorithm for suspicious timing error prediction.
Proceedings of the 2014 IEEE Asia Pacific Conference on Circuits and Systems, 2014

A floorplan-driven high-level synthesis algorithm with operation chainings using chaining enumeration.
Proceedings of the 2014 IEEE Asia Pacific Conference on Circuits and Systems, 2014

Secure scan design using improved random order and its evaluations.
Proceedings of the 2014 IEEE Asia Pacific Conference on Circuits and Systems, 2014

A write-reducing and error-correcting code generation method for non-volatile memories.
Proceedings of the 2014 IEEE Asia Pacific Conference on Circuits and Systems, 2014

Scan-based side-channel attack on Camellia cipher using scan signatures.
Proceedings of the 2014 IEEE Asia Pacific Conference on Circuits and Systems, 2014

A floorplan-aware high-level synthesis algorithm for multiplexer reduction targeting FPGA designs.
Proceedings of the 2014 IEEE Asia Pacific Conference on Circuits and Systems, 2014

2013
Scan-based Attack against DES and Triple DES Cryptosystems Using Scan Signatures.
J. Inf. Process., 2013

Energy-efficient High-level Synthesis for HDR Architectures with Clock Gating Based on Concurrency-oriented Scheduling.
IPSJ Trans. Syst. LSI Des. Methodol., 2013

A High-Speed Trace-Driven Cache Configuration Simulator for Dual-Core Processor L1 Caches.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2013

A Thermal-Aware High-Level Synthesis Algorithm for RDR Architectures through Binding and Allocation.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2013

Floorplan Driven Architecture and High-Level Synthesis Algorithm for Dynamic Multiple Supply Voltages.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2013

An energy-efficient high-level synthesis algorithm incorporating interconnection delays and dynamic multiple supply voltages.
Proceedings of the 2013 International Symposium on VLSI Design, Automation, and Test, 2013

Secure Scan Design with Dynamically Configurable Connection.
Proceedings of the IEEE 19th Pacific Rim International Symposium on Dependable Computing, 2013

Suspicious timing error prediction with in-cycle clock gating.
Proceedings of the International Symposium on Quality Electronic Design, 2013

A partial redundant fault-secure high-level synthesis algorithm for RDR architectures.
Proceedings of the 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013), 2013

Concurrent faulty clock detection for crypto circuits against clock glitch based DFA.
Proceedings of the 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013), 2013

Energy evaluation for two-level on-chip cache with non-volatile memory on mobile processors.
Proceedings of the IEEE 10th International Conference on ASIC, 2013

Scan-based attack against Trivium stream cipher independent of scan structure.
Proceedings of the IEEE 10th International Conference on ASIC, 2013

2012
Robust Secure Scan Design Against Scan-Based Differential Cryptanalysis.
IEEE Trans. Very Large Scale Integr. Syst., 2012

Integrating Wearable Sensor Technology into Project-management Process.
J. Inf. Process., 2012

A Fast Weighted Adder by Reducing Partial Product for Reconstruction in Super-Resolution.
IPSJ Trans. Syst. LSI Des. Methodol., 2012

Energy-efficient High-level Synthesis for HDR Architectures.
IPSJ Trans. Syst. LSI Des. Methodol., 2012

Scan-Based Attack on AES through Round Registers and Its Countermeasure.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2012

A Locality-Aware Hybrid NoC Configuration Algorithm Utilizing the Communication Volume among IP Cores.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2012

MH<sup>4</sup> : multiple-supply-voltages aware high-level synthesis for high-integrated and high-frequency circuits for HDR architectures.
IEICE Electron. Express, 2012

Dynamically changeable secure scan architecture against scan-based side channel attack.
Proceedings of the International SoC Design Conference, 2012

Energy-efficient high-level synthesis for HDR architectures with clock gating.
Proceedings of the International SoC Design Conference, 2012

An energy-efficient high-level synthesis algorithm for huddle-based distributed-register architectures.
Proceedings of the 2012 IEEE International Symposium on Circuits and Systems, 2012

Weighted adders with selector logics for super-resolution and its FPGA-based evaluation.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2012

Scan-based attack against DES cryptosystems using scan signatures.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2012

State dependent scan flip-flop with key-based configuration against scan-based side channel attack on RSA circuit.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2012

2011
A Fast Selector-Based Subtract-Multiplication Unit and Its Application to Butterfly Unit.
IPSJ Trans. Syst. LSI Des. Methodol., 2011

Exact, Fast and Flexible L1 Cache Configuration Simulation for Embedded Systems.
IPSJ Trans. Syst. LSI Des. Methodol., 2011

A Fault-Secure High-Level Synthesis Algorithm for RDR Architectures.
IPSJ Trans. Syst. LSI Des. Methodol., 2011

Scan Vulnerability in Elliptic Curve Cryptosystems.
IPSJ Trans. Syst. LSI Des. Methodol., 2011

Greedy Algorithm for the On-Chip Decoupling Capacitance Optimization to Satisfy the Voltage Drop Constraint.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2011

Greedy Optimization Algorithm for the Power/Ground Network Design to Satisfy the Voltage Drop Constraint.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2011

Speeding-up exact and fast FIFO-based cache configuration simulation.
IEICE Electron. Express, 2011

2010
Improved Launch for Higher TDF Coverage With Fewer Test Patterns.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2010

Scan-Based Side-Channel Attack against RSA Cryptosystems Using Scan Signatures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2010

Performance-driven high-level synthesis with floorplan for GDR architectures and its evaluation.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2010), May 30, 2010

State-dependent changeable scan architecture against scan-based side channel attacks.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2010), May 30, 2010

Scan-based attack against elliptic curve cryptosystems.
Proceedings of the 15th Asia South Pacific Design Automation Conference, 2010

A fast selector-based subtract-multiplication unit and its application to Radix-2 butterfly unit.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2010

VLSI implementation of a fast intra prediction algorithm for H.264/AVC encoding.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2010

BusMesh NoC: A novel NoC architecture comprised of bus-based connection and global mesh routers.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2010

2009
A Two-Level Cache Design Space Exploration System for Embedded Applications.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009

An L1 Cache Design Space Exploration System for Embedded Applications.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009

Unified Dual-Radix Architecture for Scalable Montgomery Multiplications in <i>GF</i>(<i>P</i>) and <i>GF</i>(2<sup><i>n</i></sup>).
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009

X-Handling for Current X-Tolerant Compactors with More Unknowns and Maximal Compaction.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009

Floorplan-Aware High-Level Synthesis for Generalized Distributed-Register Architectures.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009

A Scan-Based Attack Based on Discriminators for AES Cryptosystems.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009

Design-for-secure-test for crypto cores.
Proceedings of the 2009 IEEE International Test Conference, 2009

Exact and fast L1 cache simulation for embedded systems.
Proceedings of the 14th Asia South Pacific Design Automation Conference, 2009

2008
Robust estimation of the arterial input function for Logan plots using an intersectional searching algorithm and clustering in positron emission tomography for neuroreceptor imaging.
NeuroImage, 2008

Floorplan-Driven High-Level Synthesis for Distributed/Shared-Register Architectures.
IPSJ Trans. Syst. LSI Des. Methodol., 2008

A Unified Test Compression Technique for Scan Stimulus and Unknown Masking Data with No Test Loss.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2008

A Secure Test Technique for Pipelined Advanced Encryption Standard.
IEICE Trans. Inf. Syst., 2008

Scalable unified dual-radix architecture for Montgomery multiplication in GF(P) and GF(2<sup>n</sup>).
Proceedings of the 13th Asia South Pacific Design Automation Conference, 2008

GECOM: Test data compression combined with all unknown response masking.
Proceedings of the 13th Asia South Pacific Design Automation Conference, 2008

FIR filter design on Flexible Engine/Generic ALU array and its dedicated synthesis algorithm.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2008

Unknown response masking with minimized observable response loss and mask data.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2008

Dynamically reconfigurable architecture for multi-rate compatible regular LDPC decoding.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2008

2007
Accurate automated clustering of two-dimensional data for single-nucleotide polymorphism genotyping by a combination of clustering methods: evaluation by large-scale real data.
Bioinform., 2007

Design for Secure Test - A Case Study on Pipelined Advanced Encryption Standard.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2007), 2007

2006
A Fast Elliptic Curve Cryptosystem LSI Embedding Word-Based Montgomery Multiplier.
IEICE Trans. Electron., 2006

Selective Low-Care Coding: A Means for Test Data Compression in Circuits with Multiple Scan Chains.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2006

Low-Cost IP Core Test Using Multiple-Mode Loading Scan Chain and Scan Chain Clusters.
Proceedings of the 21th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2006), 2006

FCSCAN: an efficient multiscan-based test compression technique for test cost reduction.
Proceedings of the 2006 Conference on Asia South Pacific Design Automation: ASP-DAC 2006, 2006

An interface-circuit synthesis method with configurable processor core in IP-based SoC designs.
Proceedings of the 2006 Conference on Asia South Pacific Design Automation: ASP-DAC 2006, 2006

2005
A SIMD Instruction Set and Functional Unit Synthesis Algorithm with SIMD Operation Decomposition.
IEICE Trans. Inf. Syst., 2005

Sub-operation Parallelism Optimization in SIMD Processor Core Synthesis.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2005

Sub-operation parallelism optimization in SIMD processor synthesis and its experimental evaluations.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2005), 2005

Low Power Test Compression Technique for Designs with Multiple Scan Chain.
Proceedings of the 14th Asian Test Symposium (ATS 2005), 2005

A processor core synthesis system in IP-based SoC design.
Proceedings of the 2005 Conference on Asia South Pacific Design Automation, 2005

2004
Alternative Run-Length Coding through Scan Chain Reconfiguration for Joint Minimization of Test Data Volume and Power Consumption in Scan Test.
Proceedings of the 13th Asian Test Symposium (ATS 2004), 2004

A thread partitioning algorithm in low power high-level synthesis.
Proceedings of the 2004 Conference on Asia South Pacific Design Automation: Electronic Design and Solution Fair 2004, 2004

Instruction set and functional unit synthesis for SIMD processor cores.
Proceedings of the 2004 Conference on Asia South Pacific Design Automation: Electronic Design and Solution Fair 2004, 2004

A cosynthesis algorithm for application specific processors with heterogeneous datapaths.
Proceedings of the 2004 Conference on Asia South Pacific Design Automation: Electronic Design and Solution Fair 2004, 2004

2003
A Hardware/Software Cosynthesis System for Processor Cores with Content Addressable Memories.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2003

A Hardware/Software Partitioning Algorithm for Processor Cores with Packed SIMD-Type Instructions.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2003

A Retargetable Simulator Generator for DSP Processor Cores with Packed SIMD-type Instructions.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2003

A Built-in Reseeding Technique for LFSR-Based Test Pattern Generation.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2003

A hardware/software partitioning algorithm for SIMD processor cores.
Proceedings of the 2003 Asia and South Pacific Design Automation Conference, 2003

2002
A High-Level Energy-Optimizing Algorithm for System VLSIs Based on Area/Time/Power Estimation.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2002

High-Level Area/Delay/Power Estimation for Low Power System VLSIs with Gated Clocks.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2002

An Algorithm and a Flexible Architecture for Fast Block-Matching Motion Estimation.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2002

VLSI Architecture for a Flexible Motion Estimation with Parameters.
Proceedings of the 7th Asia and South Pacific Design Automation Conference (ASP-DAC 2002), 2002

An algorithm of hardware unit generation for processor core synthesis with packed SIMD type instructions.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems 2002, 2002

2001
Area/delay estimation for digital signal processor cores.
Proceedings of ASP-DAC 2001, 2001

2000
An area/time optimizing algorithm in high-level synthesis for control-based hardwares (short paper).
Proceedings of ASP-DAC 2000, 2000

1999
Fast Motion Estimation Scheme for Video Coding Using Feature Vector Matching and Motion Vector's Correlations.
J. Circuits Syst. Comput., 1999

A Simultaneous Placement and Global Routing Algorithm for FPGAs with Power Optimization.
J. Circuits Syst. Comput., 1999

A Hardware/Software Partitioning Algorithm for Processor Cores of Digital Signal Processing.
Proceedings of the 1999 Conference on Asia South Pacific Design Automation, 1999

1998
Maple-opt: a performance-oriented simultaneous technology mapping, placement, and global routing algorithm for FPGAs.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1998

An Incremental Placement and Global Routing Algorithm for Field-Programmable Gate Arrays.
Proceedings of the ASP-DAC '98, 1998

A High-Level Synthesis System for Digital Signal Processing Based on Enumerating Data-Flow Graphs.
Proceedings of the ASP-DAC '98, 1998


  Loading...