Katsumi Dosaka

According to our database1, Katsumi Dosaka authored at least 29 papers between 1996 and 2013.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2013
A 250-MHz 18-Mb Full Ternary CAM With Low-Voltage Matchline Sensing Scheme in 65-nm CMOS.
IEEE J. Solid State Circuits, 2013

2010
A Complete Charge Recycling TCAM with Checkerboard Array Arrangement for Low Power Applications.
IEICE Trans. Electron., 2010

2009
On-Chip Memory Power-Cut Scheme Suitable for Low Power SoC Platform.
IEICE Trans. Electron., 2009

2008
Integration Architecture of Content Addressable Memory and Massive-Parallel Memory-Embedded SIMD Matrix for Versatile Multimedia Processor.
IEICE Trans. Electron., 2008

2007
The Circuits and Robust Design Methodology of the Massively Parallel Processor Based on the Matrix Architecture.
IEEE J. Solid State Circuits, 2007

The Design and Implementation of the Massively Parallel Processor Based on the Matrix Architecture.
IEEE J. Solid State Circuits, 2007

A Configurable Enhanced TTRAM Macro for System-Level Power Management Unified Memory.
IEEE J. Solid State Circuits, 2007

A High-Density Scalable Twin Transistor RAM (TTRAM) With Verify Control for SOI Platform Memory IPs.
IEEE J. Solid State Circuits, 2007

A Voltage Scalable Advanced DFM RAM with Accelerated Screening for Low Power SoC Platform.
IEICE Trans. Electron., 2007

A Capacitorless Twin-Transistor Random Access Memory (TTRAM) on SOI.
IEICE Trans. Electron., 2007

Real-Time Huffman Encoder with Pipelined CAM-Based Data Path and Code-Word-Table Optimizer.
IEICE Trans. Inf. Syst., 2007

Acceleration of DCT Processing with Massive-Parallel Memory-Embedded SIMD Matrix Processor.
IEICE Trans. Inf. Syst., 2007

Efficient Vertical/Horizontal-Space 1D-DCT Processing Based on Massive-Parallel Matrix-Processing Engine.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2007), 2007

2006
A Reliability-Enhanced TCAM Architecture with Associated Embedded DRAM and ECC.
IEICE Trans. Electron., 2006

An On-Chip Supply-Voltage Control System Considering PVT Variations for Worst-Caseless Lower Voltage SoC Design.
IEICE Trans. Electron., 2006

A 40GOPS 250mW massively parallel processor based on matrix architecture.
Proceedings of the 2006 IEEE International Solid State Circuits Conference, 2006

A Scalable ET2RAM (SETRAM) with Verify Control for SoC Platform Memory IP on SOI.
Proceedings of the IEEE 2006 Custom Integrated Circuits Conference, 2006

2005
A cost-efficient high-performance dynamic TCAM with pipelined hierarchical searching and shift redundancy architecture.
IEEE J. Solid State Circuits, 2005

A 312-MHz 16-Mb random-cycle embedded DRAM macro with a power-down data retention mode for mobile applications.
IEEE J. Solid State Circuits, 2005

A 322 MHz random-cycle embedded DRAM with high-accuracy sensing and tuning.
IEEE J. Solid State Circuits, 2005

A Study of Sense-Voltage Margins in Low-Voltage-Operating Embedded DRAM Macros.
IEICE Trans. Electron., 2005

Embedded Low-Power Dynamic TCAM Architecture with Transparently Scheduled Refresh.
IEICE Trans. Electron., 2005

CAM-based VLSI architecture for Huffman coding with real-time optimization of the code word table [image coding example].
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2005), 2005

A soft-error-immune maintenance-free TCAM architecture with associated embedded DRAM.
Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005

A capacitorless twin-transistor random access memory (TTRAM) on SOI.
Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005

2001
Design methodology of embedded DRAM with virtual-socket architecture.
IEEE J. Solid State Circuits, 2001

Test cost reduction by at-speed BISR for embedded DRAMs.
Proceedings of the Proceedings IEEE International Test Conference 2001, Baltimore, MD, USA, 30 October, 2001

2000
Design methodology of the embedded DRAM with the virtual socket architecture.
Proceedings of the IEEE 2000 Custom Integrated Circuits Conference, 2000

1996
A 90-MHz 16-Mb system integrated memory with direct interface to CPU.
IEEE J. Solid State Circuits, 1996


  Loading...