Zhi-Ting Lin

Orcid: 0000-0002-3314-1606

According to our database1, Zhi-Ting Lin authored at least 82 papers between 2006 and 2025.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2025
A 28 nm Dual-Mode SRAM-CIM Macro With Local Computing Cell for CNNs and Grayscale Edge Detection.
IEEE Trans. Very Large Scale Integr. Syst., August, 2025

Full-Array Boolean Logic CIM Macro With Self-Recycling 10T-SRAM Cell for AES Systems.
IEEE Trans. Very Large Scale Integr. Syst., August, 2025

A 28-nm Cascode Current Mirror-Based Inconsistency-Free Charging-and-Discharging SRAM-CIM Macro for High-Efficient Convolutional Neural Networks.
IEEE Trans. Very Large Scale Integr. Syst., July, 2025

A 28-nm 9T1C SRAM-Based CIM Macro With Hierarchical Capacitance Weighting and Two-Step Capacitive Comparison ADCs for CNNs.
IEEE Trans. Very Large Scale Integr. Syst., July, 2025

8T-SRAM Computing-in-Memory Macro with Bitline Leakage Compensation.
Circuits Syst. Signal Process., July, 2025

A High-Performance and High-Robustness Triple-Node-Upset Tolerant Latch Based on Redundant-Node Hardening.
IEEE Trans. Very Large Scale Integr. Syst., May, 2025

High-Reliability and High-Throughput CIM 10T-SRAM for Multiplication and Accumulation Operations With 274.3 GOPS and 200-237.5 TOPS/W.
IEEE Trans. Very Large Scale Integr. Syst., April, 2025

A Low-Cost and Triple-Node-Upset Self-Recoverable Latch Design With Low Soft Error Rate.
IEEE Trans. Very Large Scale Integr. Syst., April, 2025

High-throughput in-memory bitwise computing based on a coupled dual-SRAM array with independent operands.
Int. J. Circuit Theory Appl., April, 2025

Real-time bit-line leakage balance circuit with four-input low-offset SA considering threshold voltage for SRAM stability design.
Int. J. Circuit Theory Appl., April, 2025

A double-modules interlocking triple-node upset-tolerant latch design.
Microelectron. J., 2025

A low-power, area-efficient digital decimation filter with column-shared counter topology for CMOS image sensor.
Microelectron. J., 2025

A residual pulse broadening interpolation quantization column-level ADC architecture for CMOS image sensors.
Microelectron. J., 2025

An interval-adaptive correlated multiple sampling ADC with prejudgment logic for low-noise CMOS image sensors.
Microelectron. J., 2025

Hybrid MOSFET-TFET 11T SRAM cell with high write speed and free half-selected disturbance.
Microelectron. J., 2025

A high charge-discharge stability SRAM 10T1C XOR CIM macro applied in BCAM and Hamming distance.
Microelectron. J., 2025

A PVT-insensitive 7T SRAM CIM macro for multibit multiplication with dynamic matching quantization circuits.
Microelectron. J., 2025

MTJ based Temperature-Adaptive VCO (TAVCO) for Compensating CP-PLL Frequency Drift.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2025

MTJ based temperature compensated beta multiplier Voltage Reference.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2025

TSCIM: A 28nm Transposed Stochastic CIM Macro for On-Chip Training and Inference.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2025

A Floating-Point SRAM-based CIM Macro with Asynchronous Normalization and Parallel Sorting Alignment.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2025

2024
High-Performance Latch Designs of Double-Node-Upset Self-Recovery and Triple-Node-Upset Tolerance for Aerospace Applications.
IEEE Trans. Aerosp. Electron. Syst., October, 2024

A Computing In-Memory Multibit Multiplication Based on Decoupling and In-Array Storing.
IEEE Trans. Circuits Syst. I Regul. Pap., August, 2024

Low-Cost and Highly Robust Quadruple Node Upset Tolerant Latch Design.
IEEE Trans. Very Large Scale Integr. Syst., May, 2024

Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch Based on Polarity Design and Source-Isolation Technologies.
IEEE Trans. Very Large Scale Integr. Syst., April, 2024

Flip Point Offset-Compensation Sense Amplifier With Sensing-Margin-Enhancement for Dynamic Random-Access Memory.
IEEE Trans. Circuits Syst. II Express Briefs, April, 2024

A High Throughput In-MRAM-Computing Scheme Using Hybrid p-SOT-MTJ/GAA-CNTFET.
IEEE Trans. Circuits Syst. I Regul. Pap., February, 2024

Design of polarity hardening SRAM for mitigating single event multiple node upsets.
Microelectron. J., 2024

An 11-bit two-step column-shared ADC based on Flash/SS architecture for CMOS image sensor.
Microelectron. J., 2024

Configurable in-memory computing architecture based on dual-port SRAM.
Microelectron. J., 2024

Cross-coupled 4T2R multi-logic in-memory computing circuit design.
Microelectron. J., 2024

A 28-nm 9T SRAM-based CIM macro with capacitance weighting module and redundant array-assisted ADC.
Microelectron. J., 2024

SRAM-Based Digital CIM Macro for Linear Interpolation and MAC.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2024

2023
Novel radiation-hardened-by-design (RHBD) 14T memory cell for aerospace applications in 65 nm CMOS technology.
Microelectron. J., November, 2023

In-Memory Transposable Multibit Multiplication Based on Diagonal Symmetry Weight Block.
IEEE Trans. Very Large Scale Integr. Syst., September, 2023

A Fully Digital SRAM-Based Four-Layer In-Memory Computing Unit Achieving Multiplication Operations and Results Store.
IEEE Trans. Very Large Scale Integr. Syst., June, 2023

In Situ Storing 8T SRAM-CIM Macro for Full-Array Boolean Logic and Copy Operations.
IEEE J. Solid State Circuits, May, 2023

High Restore Yield NVSRAM Structures With Dual Complementary RRAM Devices for High-Speed Applications.
IEEE Trans. Very Large Scale Integr. Syst., April, 2023

Design of radiation-hardened memory cell by polar design for space applications.
Microelectron. J., February, 2023

Bit-line leakage current tracking and self-compensation circuit for SRAM reliability design.
Microelectron. J., February, 2023

Write-enhanced and radiation-hardened SRAM for multi-node upset tolerance in space-radiation environments.
Int. J. Circuit Theory Appl., January, 2023

Radiation-hardened 14T SRAM cell by polar design for space applications.
IEICE Electron. Express, 2023

2022
Configurable Memory With a Multilevel Shared Structure Enabling In-Memory Computing.
IEEE Trans. Very Large Scale Integr. Syst., 2022

In-Memory Multibit Multiplication Based on Bitline Shifting.
IEEE Trans. Circuits Syst. II Express Briefs, 2022

Offset-Compensation High-Performance Sense Amplifier for Low-Voltage DRAM Based on Current Mirror and Switching Point.
IEEE Trans. Circuits Syst. II Express Briefs, 2022

An offset cancellation technique for SRAM sense amplifier based on relation of the delay and offset.
Microelectron. J., 2022

2021
Reverse Bias Current Eliminated, Read-Separated, and Write-Enhanced Tunnel FET SRAM.
IEEE Trans. Circuits Syst. II Express Briefs, 2021

Half-Select Disturb-Free 10T Tunnel FET SRAM Cell With Improved Noise Margin and Low Power Consumption.
IEEE Trans. Circuits Syst. II Express Briefs, 2021

Two-Direction In-Memory Computing Based on 10T SRAM With Horizontal and Vertical Decoupled Read Ports.
IEEE J. Solid State Circuits, 2021

Cascade Current Mirror to Improve Linearity and Consistency in SRAM In-Memory Computing.
IEEE J. Solid State Circuits, 2021

2020
Novel Write-Enhanced and Highly Reliable RHPD-12T SRAM Cells for Space Applications.
IEEE Trans. Very Large Scale Integr. Syst., 2020

In-Memory Computing With Double Word Lines and Three Read Ports for Four Operands.
IEEE Trans. Very Large Scale Integr. Syst., 2020

Multiple Sharing 7T1R Nonvolatile SRAM With an Improved Read/Write Margin and Reliable Restore Yield.
IEEE Trans. Very Large Scale Integr. Syst., 2020

Challenges and Solutions of the TFET Circuit Design.
IEEE Trans. Circuits Syst., 2020

A new reading mode based on balanced pre-charging and group decoding.
IEICE Electron. Express, 2020

14.2 A 65nm 24.7µJ/Frame 12.3mW Activation-Similarity-Aware Convolutional Neural Network Video Processor Using Hybrid Precision, Inter-Frame Data Reuse and Mixed-Bit-Width Difference-Frame Data Codec.
Proceedings of the 2020 IEEE International Solid- State Circuits Conference, 2020

2019
Radiation-Hardened 14T SRAM Bitcell With Speed and Power Optimized for Space Application.
IEEE Trans. Very Large Scale Integr. Syst., 2019

An inverter chain with parallel output nodes for eliminating single-event transient pulse.
IEICE Electron. Express, 2019

A single event upset tolerant latch with parallel nodes.
IEICE Electron. Express, 2019

An indexed set representation based multi-objective evolutionary approach for mining diversified top-k high utility patterns.
Eng. Appl. Artif. Intell., 2019

A review of data sets of short-range wireless networks.
Comput. Commun., 2019

2018
Average 7T1R Nonvolatile SRAM With R/W Margin Enhanced for Low-Power Application.
IEEE Trans. Very Large Scale Integr. Syst., 2018

Clarifying Trust in Social Internet of Things.
IEEE Trans. Knowl. Data Eng., 2018

Offset voltage suppressed sense amplifier with self-adaptive distribution transformation technique.
IEICE Electron. Express, 2018

A dual-output hardening design of inverter chain for P-hit single-event transient pulse elimination.
IEICE Electron. Express, 2018

Picowatt 0.5 V supply with 3 ppm/°C CMOS voltage reference for energy harvesting system.
IEICE Electron. Express, 2018

Clarifying Trust in Social Internet of Things (Extended Abstract).
Proceedings of the 34th IEEE International Conference on Data Engineering, 2018

2017
A Pipeline Replica Bitline Technique for Suppressing Timing Variation of SRAM Sense Amplifiers in a 28-nm CMOS Process.
IEEE J. Solid State Circuits, 2017

A radiation harden enhanced Quatro (RHEQ) SRAM cell.
IEICE Electron. Express, 2017

2016
Inter-node relationships in short-range mobile social networks.
Int. J. Ad Hoc Ubiquitous Comput., 2016

Additive-calibration scheme for leakage compensation of low voltage SRAM.
IEICE Electron. Express, 2016

Affinity Propagation Clustering for Intelligent Portfolio Diversification and Investment Risk Reduction.
Proceedings of the 7th International Conference on Cloud Computing and Big Data, 2016

2015
Analyzing and modeling mobility for infrastructure-less communication.
J. Netw. Comput. Appl., 2015

Human dynamics in mobile social networks: A study of inter-node relationships.
Proceedings of the 12th International Conference on Fuzzy Systems and Knowledge Discovery, 2015

2013
The Design of High Performance, Low Power Triple-Track Magnetic Sensor Chip.
Sensors, 2013

Universal scheme improving probabilistic routing in delay-tolerant networks.
Comput. Commun., 2013

2010
EMMNet: Sensor Networking for Electricity Meter Monitoring.
Sensors, 2010

2009
Cross-Layer Protocol Combining Tree Routing and TDMA Slotting in Wireless Sensor Networks.
IEICE Trans. Inf. Syst., 2009

Analysis and design of mobile Wireless Social Model.
Comput. Commun., 2009

2008
An Energy-Efficiency Route Protocol for MIMO-Based Wireless Sensor Networks.
Proceedings of the Challenges for Next Generation Network Operations and Service Management, 2008

E-Scheme in Delay-Tolerant Networks.
Proceedings of the Challenges for Next Generation Network Operations and Service Management, 2008

2006
Compromised Nodes in Wireless Sensor Network.
Proceedings of the Advanced Web and Network Technologies, and Applications, 2006


  Loading...