Stephen D. Posluszny

According to our database1, Stephen D. Posluszny authored at least 15 papers between 1986 and 2015.

Collaborative distances:

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2015
IBM POWER8 circuit design and energy optimization.
IBM J. Res. Dev., 2015

2011
Design methodology for the IBM POWER7 microprocessor.
IBM J. Res. Dev., 2011

2007
Cell Broadband Engine Processor Design Methodology.
Proceedings of the IEEE 2007 Custom Integrated Circuits Conference, 2007

2006
Circuit Design Techniques for a First-Generation Cell Broadband Engine Processor.
IEEE J. Solid State Circuits, 2006

Overview of the architecture, circuit design, and physical implementation of a first-generation cell processor.
IEEE J. Solid State Circuits, 2006

Key features of the design methodology enabling a multi-core SoC implementation of a first-generation CELL processor.
Proceedings of the 2006 Conference on Asia South Pacific Design Automation: ASP-DAC 2006, 2006

A cycle accurate power estimation tool.
Proceedings of the 2006 Conference on Asia South Pacific Design Automation: ASP-DAC 2006, 2006

2005
Cell Processor Low-Power Design Methodology.
IEEE Micro, 2005

The Titanic: what went wrong!
Proceedings of the 42nd Design Automation Conference, 2005

The design methodology and implementation of a first-generation CELL processor: a multi-core SoC.
Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005

2000
"Timing closure by design, " a high frequency microprocessor design methodology.
Proceedings of the 37th Conference on Design Automation, 2000

1998
Designing for a gigahertz [guTS integer processor].
IEEE Micro, 1998

A 1.0-GHz single-issue 64-bit powerPC integer processor.
IEEE J. Solid State Circuits, 1998

Design methodology for a 1.0 GHz microprocessor.
Proceedings of the International Conference on Computer Design: VLSI in Computers and Processors, 1998

1986
SLS: An Advanced Symbolic Layout System for Bipolar and FET Design.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1986


  Loading...